blob: b0f84ed852ce30a4b3b2631dadaaa4ef072ba301 [file] [log] [blame]
TENART Antoine7a5eb652013-07-02 12:06:00 +02001/*
2 * ti816x_evm.h
3 *
4 * Copyright (C) 2013, Adeneo Embedded <www.adeneo-embedded.com>
5 * Antoine Tenart, <atenart@adeneo-embedded.com>
6 *
7 * SPDX-License-Identifier: GPL-2.0+
8 */
9
10#ifndef __CONFIG_TI816X_EVM_H
11#define __CONFIG_TI816X_EVM_H
12
Tom Rinib05ee2f2017-05-16 14:46:39 -040013#include <configs/ti_armv7_omap.h>
TENART Antoine7a5eb652013-07-02 12:06:00 +020014#include <asm/arch/omap.h>
15
16#define CONFIG_ENV_SIZE 0x2000
TENART Antoine7a5eb652013-07-02 12:06:00 +020017#define CONFIG_MACH_TYPE MACH_TYPE_TI8168EVM
18
TENART Antoine7a5eb652013-07-02 12:06:00 +020019#define CONFIG_EXTRA_ENV_SETTINGS \
Tom Rinib05ee2f2017-05-16 14:46:39 -040020 DEFAULT_LINUX_BOOT_ENV \
Tom Rini5ad8e112017-10-22 17:55:07 -040021 "mtdids=" CONFIG_MTDIDS_DEFAULT "\0" \
22 "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0" \
TENART Antoine7a5eb652013-07-02 12:06:00 +020023
24#define CONFIG_BOOTCOMMAND \
25 "mmc rescan;" \
26 "fatload mmc 0 ${loadaddr} uImage;" \
27 "bootm ${loadaddr}" \
28
TENART Antoine7a5eb652013-07-02 12:06:00 +020029/* Clock Defines */
30#define V_OSCK 24000000 /* Clock output from T2 */
31#define V_SCLK (V_OSCK >> 1)
32
Simon Glasse3e69022017-04-26 22:27:50 -060033#define CONFIG_CMD_ASKENV
TENART Antoine7a5eb652013-07-02 12:06:00 +020034
TENART Antoine7a5eb652013-07-02 12:06:00 +020035#define CONFIG_MAX_RAM_BANK_SIZE (2048 << 20) /* 2048MB */
Tom Rinib05ee2f2017-05-16 14:46:39 -040036#define CONFIG_SYS_SDRAM_BASE 0x80000000
TENART Antoine7a5eb652013-07-02 12:06:00 +020037
38/**
39 * Platform/Board specific defs
40 */
41#define CONFIG_SYS_CLK_FREQ 27000000
42#define CONFIG_SYS_TIMERBASE 0x4802E000
43#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
44
TENART Antoine7a5eb652013-07-02 12:06:00 +020045/*
46 * NS16550 Configuration
47 */
TENART Antoine7a5eb652013-07-02 12:06:00 +020048#define CONFIG_SYS_NS16550_SERIAL
49#define CONFIG_SYS_NS16550_REG_SIZE (-4)
50#define CONFIG_SYS_NS16550_CLK (48000000)
51#define CONFIG_SYS_NS16550_COM1 0x48024000 /* Base EVM has UART2 */
52
TENART Antoine7a5eb652013-07-02 12:06:00 +020053/* allow overwriting serial config and ethaddr */
54#define CONFIG_ENV_OVERWRITE
55
56#define CONFIG_SERIAL1
57#define CONFIG_SERIAL2
58#define CONFIG_SERIAL3
59#define CONFIG_CONS_INDEX 1
TENART Antoine7a5eb652013-07-02 12:06:00 +020060
Tom Rini28bfc1b2017-05-16 14:46:37 -040061/*
62 * GPMC NAND block. We support 1 device and the physical address to
63 * access CS0 at is 0x8000000.
64 */
65#define CONFIG_SYS_NAND_BASE 0x8000000
66#define CONFIG_SYS_MAX_NAND_DEVICE 1
67
68/* NAND: SPL related configs */
Tom Rini28bfc1b2017-05-16 14:46:37 -040069
70/* NAND: device related configs */
71#define CONFIG_SYS_NAND_5_ADDR_CYCLE
Tom Rini28bfc1b2017-05-16 14:46:37 -040072#define CONFIG_SYS_NAND_PAGE_COUNT (CONFIG_SYS_NAND_BLOCK_SIZE / \
73 CONFIG_SYS_NAND_PAGE_SIZE)
74#define CONFIG_SYS_NAND_PAGE_SIZE 2048
75#define CONFIG_SYS_NAND_OOBSIZE 64
76#define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
77/* NAND: driver related configs */
Tom Rini28bfc1b2017-05-16 14:46:37 -040078#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
79#define CONFIG_SYS_NAND_ECCPOS { 2, 3, 4, 5, 6, 7, 8, 9, \
80 10, 11, 12, 13, 14, 15, 16, 17, \
81 18, 19, 20, 21, 22, 23, 24, 25, \
82 26, 27, 28, 29, 30, 31, 32, 33, \
83 34, 35, 36, 37, 38, 39, 40, 41, \
84 42, 43, 44, 45, 46, 47, 48, 49, \
85 50, 51, 52, 53, 54, 55, 56, 57, }
86
87#define CONFIG_SYS_NAND_ECCSIZE 512
88#define CONFIG_SYS_NAND_ECCBYTES 14
89#define CONFIG_SYS_NAND_ONFI_DETECTION
90#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_BCH8_CODE_HW
Tom Rini28bfc1b2017-05-16 14:46:37 -040091#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x000c0000
Tom Rini28bfc1b2017-05-16 14:46:37 -040092#define CONFIG_ENV_OFFSET 0x001c0000
93#define CONFIG_ENV_OFFSET_REDUND 0x001e0000
94#define CONFIG_SYS_ENV_SECT_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
TENART Antoine7a5eb652013-07-02 12:06:00 +020095
96/* SPL */
97/* Defines for SPL */
TENART Antoine7a5eb652013-07-02 12:06:00 +020098#define CONFIG_SPL_TEXT_BASE 0x40400000
Tom Rinicfff4aa2016-08-26 13:30:43 -040099#define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \
100 CONFIG_SPL_TEXT_BASE)
TENART Antoine7a5eb652013-07-02 12:06:00 +0200101
TENART Antoine7a5eb652013-07-02 12:06:00 +0200102#define CONFIG_SYS_TEXT_BASE 0x80800000
TENART Antoine7a5eb652013-07-02 12:06:00 +0200103
Tom Rinic3cf8992017-05-10 12:01:02 -0400104#define CONFIG_DRIVER_TI_EMAC
105#define CONFIG_MII
106#define CONFIG_BOOTP_DNS
107#define CONFIG_BOOTP_DNS2
108#define CONFIG_BOOTP_SEND_HOSTNAME
109#define CONFIG_BOOTP_GATEWAY
110#define CONFIG_BOOTP_SUBNETMASK
111#define CONFIG_NET_RETRY_COUNT 10
112
TENART Antoine7a5eb652013-07-02 12:06:00 +0200113/* Since SPL did pll and ddr initialization for us,
114 * we don't need to do it twice.
115 */
116#ifndef CONFIG_SPL_BUILD
117#define CONFIG_SKIP_LOWLEVEL_INIT
118#endif
119
Tom Rinib05ee2f2017-05-16 14:46:39 -0400120/*
121 * Disable MMC DM for SPL build and can be re-enabled after adding
122 * DM support in SPL
123 */
124#ifdef CONFIG_SPL_BUILD
125#undef CONFIG_DM_MMC
126#undef CONFIG_TIMER
Tom Rinib05ee2f2017-05-16 14:46:39 -0400127#endif
TENART Antoine7a5eb652013-07-02 12:06:00 +0200128#endif