blob: ebabdffc31a5b394022f55b5ab38699a1976bbdb [file] [log] [blame]
wdenkbc01dd52004-01-02 16:05:07 +00001/*
2 * (C) Copyright 2003
3 * Denis Peter d.peter@mpl.ch
4 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenkbc01dd52004-01-02 16:05:07 +00006 */
7
8/*
9 * File: PATI.h
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * High Level Configuration Options
17 */
18
19#define CONFIG_MPC555 1 /* This is an MPC555 CPU */
Wolfgang Denka1be4762008-05-20 16:00:29 +020020#define CONFIG_PATI 1 /* ...On a PATI board */
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020021
22#define CONFIG_SYS_TEXT_BASE 0xFFF00000
23
wdenkbc01dd52004-01-02 16:05:07 +000024/* Serial Console Configuration */
25#define CONFIG_5xx_CONS_SCI1
26#undef CONFIG_5xx_CONS_SCI2
27
28#define CONFIG_BAUDRATE 9600
29
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050030/*
Jon Loeligerbeb9ff42007-07-10 09:22:23 -050031 * BOOTP options
32 */
33#define CONFIG_BOOTP_BOOTFILESIZE
34#define CONFIG_BOOTP_BOOTPATH
35#define CONFIG_BOOTP_GATEWAY
36#define CONFIG_BOOTP_HOSTNAME
37
Jon Loeligerbeb9ff42007-07-10 09:22:23 -050038/*
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050039 * Command line configuration.
40 */
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050041#define CONFIG_CMD_REGINFO
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050042#define CONFIG_CMD_REGINFO
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050043#define CONFIG_CMD_BSP
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050044#define CONFIG_CMD_EEPROM
45#define CONFIG_CMD_IRQ
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050046
Wolfgang Denka1be4762008-05-20 16:00:29 +020047#define CONFIG_BOOTCOMMAND "" /* autoboot command */
wdenkbc01dd52004-01-02 16:05:07 +000048
49#define CONFIG_BOOTARGS "" /* */
50
Wolfgang Denka1be4762008-05-20 16:00:29 +020051#define CONFIG_WATCHDOG /* turn on platform specific watchdog */
wdenkbc01dd52004-01-02 16:05:07 +000052
wdenk5da7f2f2004-01-03 00:43:19 +000053/*#define CONFIG_STATUS_LED 1 */ /* Enable status led */
wdenkbc01dd52004-01-02 16:05:07 +000054
55#define CONFIG_LOADS_ECHO 1 /* Echo on for serial download */
56
57/*
58 * Miscellaneous configurable options
59 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020060#define CONFIG_SYS_CONSOLE_IS_IN_ENV /* stdin, stdout and stderr are in evironment */
wdenkbc01dd52004-01-02 16:05:07 +000061#define CONFIG_PREBOOT
62
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020063#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050064#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020065#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenkbc01dd52004-01-02 16:05:07 +000066#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020067#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkbc01dd52004-01-02 16:05:07 +000068#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020069#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
70#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
71#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenkbc01dd52004-01-02 16:05:07 +000072
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020073#define CONFIG_SYS_MEMTEST_START 0x00010000 /* memtest works on */
74#define CONFIG_SYS_MEMTEST_END 0x00A00000 /* 10 MB in SRAM */
wdenkbc01dd52004-01-02 16:05:07 +000075
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020076#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenkbc01dd52004-01-02 16:05:07 +000077
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020078#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 1250000 }
wdenkbc01dd52004-01-02 16:05:07 +000079
David Müller (ELSOFT AG)a58fc8e2014-09-30 13:23:54 +020080#define CONFIG_BOARD_EARLY_INIT_F
wdenkbc01dd52004-01-02 16:05:07 +000081
82/***********************************************************************
83 * Last Stage Init
84 ***********************************************************************/
85#define CONFIG_LAST_STAGE_INIT
86
87/*
88 * Low Level Configuration Settings
89 */
90
91/*
92 * Internal Memory Mapped (This is not the IMMR content)
93 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020094#define CONFIG_SYS_IMMR 0x01C00000 /* Physical start adress of internal memory map */
wdenkbc01dd52004-01-02 16:05:07 +000095
96/*
97 * Definitions for initial stack pointer and data area
98 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099#define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_IMMR + 0x003f9800) /* Physical start adress of internal MPC555 writable RAM */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200100#define CONFIG_SYS_INIT_RAM_SIZE (CONFIG_SYS_IMMR + 0x003fffff) /* Physical end adress of internal MPC555 used RAM area */
Wolfgang Denk0191e472010-10-26 14:34:52 +0200101#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - CONFIG_SYS_INIT_RAM_ADDR) - GENERATED_GBL_DATA_SIZE) /* Offset from the beginning of ram */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200102#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_IMMR + 0x03fa000) /* Physical start adress of inital stack */
wdenkbc01dd52004-01-02 16:05:07 +0000103/*
104 * Start addresses for the final memory configuration
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkbc01dd52004-01-02 16:05:07 +0000106 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200107#define CONFIG_SYS_SDRAM_BASE 0x00000000 /* Monitor won't change memory map */
108#define CONFIG_SYS_FLASH_BASE 0xffC00000 /* External flash */
wdenkbc01dd52004-01-02 16:05:07 +0000109#define PCI_BASE 0x03000000 /* PCI Base (CS2) */
110#define PCI_CONFIG_BASE 0x04000000 /* PCI & PLD (CS3) */
111#define PLD_CONFIG_BASE 0x04001000 /* PLD (CS3) */
112
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113#define CONFIG_SYS_MONITOR_BASE 0xFFF00000
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200114/* CONFIG_SYS_FLASH_BASE */ /* CONFIG_SYS_TEXT_BASE is defined in the board config.mk file. */
Wolfgang Denka1be4762008-05-20 16:00:29 +0200115 /* This adress is given to the linker with -Ttext to */
116 /* locate the text section at this adress. */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200117#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 192 kB for Monitor */
118#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
wdenkbc01dd52004-01-02 16:05:07 +0000119
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200120#define CONFIG_SYS_RESET_ADDRESS (PLD_CONFIG_BASE + 0x10) /* Adress which causes reset */
wdenkbc01dd52004-01-02 16:05:07 +0000121
122/*
123 * For booting Linux, the board info and command line data
124 * have to be in the first 8 MB of memory, since this is
125 * the maximum mapped by the Linux kernel during initialization.
126 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200127#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkbc01dd52004-01-02 16:05:07 +0000128
wdenkbc01dd52004-01-02 16:05:07 +0000129/*-----------------------------------------------------------------------
130 * FLASH organization
131 *-----------------------------------------------------------------------
132 *
133 */
134
David Müller379f3b72011-12-22 13:38:22 +0100135#define CONFIG_SYS_FLASH_PROTECTION
136#define CONFIG_SYS_FLASH_EMPTY_INFO
137
138#define CONFIG_SYS_FLASH_CFI
139#define CONFIG_FLASH_CFI_DRIVER
140
141#define CONFIG_FLASH_SHOW_PROGRESS 45
wdenkbc01dd52004-01-02 16:05:07 +0000142
David Müller379f3b72011-12-22 13:38:22 +0100143#define CONFIG_SYS_MAX_FLASH_BANKS 1
144#define CONFIG_SYS_MAX_FLASH_SECT 128
wdenkbc01dd52004-01-02 16:05:07 +0000145
Jean-Christophe PLAGNIOL-VILLARDe46af642008-09-05 09:19:30 +0200146#define CONFIG_ENV_IS_IN_EEPROM
147#ifdef CONFIG_ENV_IS_IN_EEPROM
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200148#define CONFIG_ENV_OFFSET 0
149#define CONFIG_ENV_SIZE 2048
wdenkbc01dd52004-01-02 16:05:07 +0000150#endif
151
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200152#undef CONFIG_ENV_IS_IN_FLASH
153#ifdef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200154#define CONFIG_ENV_SIZE 0x00002000 /* Set whole sector as env */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200155#define CONFIG_ENV_OFFSET ((0 - CONFIG_SYS_FLASH_BASE) - CONFIG_ENV_SIZE) /* Environment starts at this adress */
wdenkbc01dd52004-01-02 16:05:07 +0000156#endif
157
wdenkbc01dd52004-01-02 16:05:07 +0000158#define CONFIG_SPI 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200159#define CONFIG_SYS_SPI_CS_USED 0x09 /* CS0 and CS3 are used */
160#define CONFIG_SYS_SPI_CS_BASE 0x08 /* CS3 is active low */
161#define CONFIG_SYS_SPI_CS_ACT 0x00 /* CS3 is active low */
wdenkbc01dd52004-01-02 16:05:07 +0000162/*-----------------------------------------------------------------------
163 * SYPCR - System Protection Control
164 * SYPCR can only be written once after reset!
165 *-----------------------------------------------------------------------
166 * SW Watchdog freeze
167 */
168#undef CONFIG_WATCHDOG
169#if defined(CONFIG_WATCHDOG)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200170#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
wdenkbc01dd52004-01-02 16:05:07 +0000171 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
172#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200173#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
wdenkbc01dd52004-01-02 16:05:07 +0000174 SYPCR_SWP)
175#endif /* CONFIG_WATCHDOG */
176
wdenkbc01dd52004-01-02 16:05:07 +0000177/*-----------------------------------------------------------------------
178 * TBSCR - Time Base Status and Control
179 *-----------------------------------------------------------------------
180 * Clear Reference Interrupt Status, Timebase freezing enabled
181 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200182#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
wdenkbc01dd52004-01-02 16:05:07 +0000183
184/*-----------------------------------------------------------------------
185 * PISCR - Periodic Interrupt Status and Control
186 *-----------------------------------------------------------------------
187 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
188 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200189#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
wdenkbc01dd52004-01-02 16:05:07 +0000190
191/*-----------------------------------------------------------------------
192 * SCCR - System Clock and reset Control Register
193 *-----------------------------------------------------------------------
194 * Set clock output, timebase and RTC source and divider,
195 * power management and some other internal clocks
196 */
197#define SCCR_MASK SCCR_EBDF00
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200198#define CONFIG_SYS_SCCR (SCCR_TBS | SCCR_RTDIV | SCCR_RTSEL | \
wdenkbc01dd52004-01-02 16:05:07 +0000199 SCCR_COM01 | SCCR_DFNL000 | SCCR_DFNH000)
200
201/*-----------------------------------------------------------------------
202 * SIUMCR - SIU Module Configuration
203 *-----------------------------------------------------------------------
204 * Data show cycle
205 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200206#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_EARB | SIUMCR_GPC01 | SIUMCR_MLRC11) /* Disable data show cycle */
wdenkbc01dd52004-01-02 16:05:07 +0000207
208/*-----------------------------------------------------------------------
209 * PLPRCR - PLL, Low-Power, and Reset Control Register
210 *-----------------------------------------------------------------------
211 * Set all bits to 40 Mhz
212 *
213 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200214#define CONFIG_SYS_OSC_CLK ((uint)4000000) /* Oscillator clock is 4MHz */
wdenkbc01dd52004-01-02 16:05:07 +0000215
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200216#define CONFIG_SYS_PLPRCR (PLPRCR_MF_9 | PLPRCR_DIVF_0)
wdenkbc01dd52004-01-02 16:05:07 +0000217
218/*-----------------------------------------------------------------------
219 * UMCR - UIMB Module Configuration Register
220 *-----------------------------------------------------------------------
221 *
222 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200223#define CONFIG_SYS_UMCR (UMCR_FSPEED) /* IMB clock same as U-bus */
wdenkbc01dd52004-01-02 16:05:07 +0000224
225/*-----------------------------------------------------------------------
226 * ICTRL - I-Bus Support Control Register
227 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200228#define CONFIG_SYS_ICTRL (ICTRL_ISCT_SER_7) /* Take out of serialized mode */
wdenkbc01dd52004-01-02 16:05:07 +0000229
230/*-----------------------------------------------------------------------
231 * USIU - Memory Controller Register
232 *-----------------------------------------------------------------------
233 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200234#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | BR_V | BR_BI | BR_PS_16 | BR_SETA)
235#define CONFIG_SYS_OR0_PRELIM (0xffc00000) /* SCY is not used if external TA is set */
wdenkbc01dd52004-01-02 16:05:07 +0000236/* SDRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200237#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_SDRAM_BASE | BR_V | BR_BI | BR_PS_32 | BR_SETA)
238#define CONFIG_SYS_OR1_PRELIM (OR_ADDR_MK_FF) /* SCY is not used if external TA is set */
wdenkbc01dd52004-01-02 16:05:07 +0000239/* PCI */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200240#define CONFIG_SYS_BR2_PRELIM (PCI_BASE | BR_V | BR_PS_32 | BR_SETA)
241#define CONFIG_SYS_OR2_PRELIM (OR_ADDR_MK_FF)
wdenkbc01dd52004-01-02 16:05:07 +0000242/* config registers: */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200243#define CONFIG_SYS_BR3_PRELIM (PCI_CONFIG_BASE | BR_V | BR_BI | BR_PS_32 | BR_SETA)
244#define CONFIG_SYS_OR3_PRELIM (0xffff0000)
wdenkbc01dd52004-01-02 16:05:07 +0000245
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200246#define FLASH_BASE0_PRELIM CONFIG_SYS_FLASH_BASE /* We don't realign the flash */
wdenkbc01dd52004-01-02 16:05:07 +0000247
248/*-----------------------------------------------------------------------
249 * DER - Timer Decrementer
250 *-----------------------------------------------------------------------
251 * Initialise to zero
252 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200253#define CONFIG_SYS_DER 0x00000000
wdenkbc01dd52004-01-02 16:05:07 +0000254
wdenkbc01dd52004-01-02 16:05:07 +0000255#endif /* __CONFIG_H */