blob: b84fc9fd57a99955b74612e6d6e16c52d9dff131 [file] [log] [blame]
Aaron Williams17c7ad22020-08-20 07:21:57 +02001/* SPDX-License-Identifier: GPL-2.0+ */
2/*
3 * Copyright (C) 2020 Stefan Roese <sr@denx.de>
4 */
5
6#ifndef __CVMX_REGS_H__
7#define __CVMX_REGS_H__
8
9#include <linux/bitfield.h>
10#include <linux/bitops.h>
11#include <linux/io.h>
12
13/* General defines */
14#define CVMX_MAX_CORES 48
15/* Maximum # of bits to define core in node */
16#define CVMX_NODE_NO_SHIFT 7
17#define CVMX_NODE_BITS 2 /* Number of bits to define a node */
18#define CVMX_MAX_NODES (1 << CVMX_NODE_BITS)
19#define CVMX_NODE_MASK (CVMX_MAX_NODES - 1)
20#define CVMX_NODE_IO_SHIFT 36
21#define CVMX_NODE_MEM_SHIFT 40
22#define CVMX_NODE_IO_MASK ((u64)CVMX_NODE_MASK << CVMX_NODE_IO_SHIFT)
23
24#define CVMX_MIPS_MAX_CORE_BITS 10 /* Maximum # of bits to define cores */
25#define CVMX_MIPS_MAX_CORES (1 << CVMX_MIPS_MAX_CORE_BITS)
26
27#define MAX_CORE_TADS 8
28
29#define CAST_ULL(v) ((unsigned long long)(v))
30#define CASTPTR(type, v) ((type *)(long)(v))
31
32/* Regs */
33#define CVMX_CIU_PP_RST 0x0001010000000100ULL
34#define CVMX_CIU3_NMI 0x0001010000000160ULL
35#define CVMX_CIU_FUSE 0x00010100000001a0ULL
36#define CVMX_CIU_NMI 0x0001070000000718ULL
37
38#define CVMX_MIO_BOOT_LOC_CFGX(x) (0x0001180000000080ULL + ((x) & 1) * 8)
39#define MIO_BOOT_LOC_CFG_BASE GENMASK_ULL(27, 3)
40#define MIO_BOOT_LOC_CFG_EN BIT_ULL(31)
41
42#define CVMX_MIO_BOOT_LOC_ADR 0x0001180000000090ULL
43#define MIO_BOOT_LOC_ADR_ADR GENMASK_ULL(7, 3)
44
45#define CVMX_MIO_BOOT_LOC_DAT 0x0001180000000098ULL
46
47#define CVMX_MIO_FUS_DAT2 0x0001180000001410ULL
48#define MIO_FUS_DAT2_NOCRYPTO BIT_ULL(26)
49#define MIO_FUS_DAT2_NOMUL BIT_ULL(27)
50#define MIO_FUS_DAT2_DORM_CRYPTO BIT_ULL(34)
51
52#define CVMX_MIO_FUS_RCMD 0x0001180000001500ULL
53#define MIO_FUS_RCMD_ADDR GENMASK_ULL(7, 0)
54#define MIO_FUS_RCMD_PEND BIT_ULL(12)
55#define MIO_FUS_RCMD_DAT GENMASK_ULL(23, 16)
56
57#define CVMX_RNM_CTL_STATUS 0x0001180040000000ULL
58#define RNM_CTL_STATUS_EER_VAL BIT_ULL(9)
59
60/* turn the variable name into a string */
61#define CVMX_TMP_STR(x) CVMX_TMP_STR2(x)
62#define CVMX_TMP_STR2(x) #x
63
64#define CVMX_RDHWRNV(result, regstr) \
65 asm volatile ("rdhwr %[rt],$" CVMX_TMP_STR(regstr) : [rt] "=d" (result))
66
67#define CVMX_SYNCW \
68 asm volatile ("syncw\nsyncw\n" : : : "memory")
69
70/* ToDo: Currently only node = 0 supported */
71static inline u64 csr_rd_node(int node, u64 addr)
72{
73 void __iomem *base;
74
75 base = ioremap_nocache(addr, 0x100);
76 return ioread64(base);
77}
78
79static inline u64 csr_rd(u64 addr)
80{
81 return csr_rd_node(0, addr);
82}
83
84static inline void csr_wr_node(int node, u64 addr, u64 val)
85{
86 void __iomem *base;
87
88 base = ioremap_nocache(addr, 0x100);
89 iowrite64(val, base);
90}
91
92static inline void csr_wr(u64 addr, u64 val)
93{
94 csr_wr_node(0, addr, val);
95}
96
97/*
98 * We need to use the volatile access here, otherwise the IO accessor
99 * functions might swap the bytes
100 */
101static inline u64 cvmx_read64_uint64(u64 addr)
102{
103 return *(volatile u64 *)addr;
104}
105
106static inline void cvmx_write64_uint64(u64 addr, u64 val)
107{
108 *(volatile u64 *)addr = val;
109}
110
111static inline u32 cvmx_read64_uint32(u64 addr)
112{
113 return *(volatile u32 *)addr;
114}
115
116static inline void cvmx_write64_uint32(u64 addr, u32 val)
117{
118 *(volatile u32 *)addr = val;
119}
120
121static inline void *cvmx_phys_to_ptr(u64 addr)
122{
123 return (void *)CKSEG0ADDR(addr);
124}
125
126static inline u64 cvmx_ptr_to_phys(void *ptr)
127{
128 return virt_to_phys(ptr);
129}
130
131/**
132 * Number of the Core on which the program is currently running.
133 *
134 * @return core number
135 */
136static inline unsigned int cvmx_get_core_num(void)
137{
138 unsigned int core_num;
139
140 CVMX_RDHWRNV(core_num, 0);
141 return core_num;
142}
143
144#endif /* __CVMX_REGS_H__ */