wdenk | 00fe161 | 2004-03-14 00:07:33 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2004 Paul Reynolds <PaulReynolds@lhsolutions.com> |
| 3 | * |
Stefan Roese | 3e1f1b3 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 4 | * (C) Copyright 2005 |
| 5 | * Stefan Roese, DENX Software Engineering, sr@denx.de. |
| 6 | * |
Wolfgang Denk | bd8ec7e | 2013-10-07 13:07:26 +0200 | [diff] [blame] | 7 | * SPDX-License-Identifier: GPL-2.0+ |
wdenk | 00fe161 | 2004-03-14 00:07:33 +0000 | [diff] [blame] | 8 | */ |
| 9 | |
| 10 | /************************************************************************ |
wdenk | c35ba4e | 2004-03-14 22:25:36 +0000 | [diff] [blame] | 11 | * 1 March 2004 Travis B. Sawyer <tsawyer@sandburst.com> |
wdenk | 00fe161 | 2004-03-14 00:07:33 +0000 | [diff] [blame] | 12 | * Adapted to current Das U-Boot source |
| 13 | ***********************************************************************/ |
| 14 | |
| 15 | |
| 16 | /************************************************************************ |
Wolfgang Denk | 0ee7077 | 2005-09-23 11:05:55 +0200 | [diff] [blame] | 17 | * OCOTEA.h - configuration for AMCC 440GX Ref (Ocotea) |
wdenk | 00fe161 | 2004-03-14 00:07:33 +0000 | [diff] [blame] | 18 | ***********************************************************************/ |
| 19 | |
| 20 | #ifndef __CONFIG_H |
| 21 | #define __CONFIG_H |
| 22 | |
| 23 | /*----------------------------------------------------------------------- |
| 24 | * High Level Configuration Options |
| 25 | *----------------------------------------------------------------------*/ |
| 26 | #define CONFIG_OCOTEA 1 /* Board is ebony */ |
Stefan Roese | b30f2a1 | 2005-08-08 12:42:22 +0200 | [diff] [blame] | 27 | #define CONFIG_440GX 1 /* Specifc GX support */ |
Grzegorz Bernacki | 837bc5b | 2007-06-15 11:19:28 +0200 | [diff] [blame] | 28 | #define CONFIG_440 1 /* ... PPC440 family */ |
wdenk | 00fe161 | 2004-03-14 00:07:33 +0000 | [diff] [blame] | 29 | #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ |
wdenk | 00fe161 | 2004-03-14 00:07:33 +0000 | [diff] [blame] | 30 | #define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */ |
| 31 | |
Wolfgang Denk | 291ba1b | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 32 | #define CONFIG_SYS_TEXT_BASE 0xFFFC0000 |
| 33 | |
Stefan Roese | cfe5802 | 2008-06-06 15:55:21 +0200 | [diff] [blame] | 34 | /* |
| 35 | * Include common defines/options for all AMCC eval boards |
| 36 | */ |
| 37 | #define CONFIG_HOSTNAME ocotea |
| 38 | #include "amcc-common.h" |
| 39 | |
wdenk | 00fe161 | 2004-03-14 00:07:33 +0000 | [diff] [blame] | 40 | /*----------------------------------------------------------------------- |
| 41 | * Base addresses -- Note these are effective addresses where the |
| 42 | * actual resources get mapped (not physical addresses) |
| 43 | *----------------------------------------------------------------------*/ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 44 | #define CONFIG_SYS_FLASH_BASE 0xff800000 /* start of FLASH */ |
| 45 | #define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped pci memory */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 46 | #define CONFIG_SYS_ISRAM_BASE 0xc0000000 /* internal SRAM */ |
| 47 | #define CONFIG_SYS_PCI_BASE 0xd0000000 /* internal PCI regs */ |
wdenk | 00fe161 | 2004-03-14 00:07:33 +0000 | [diff] [blame] | 48 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 49 | #define CONFIG_SYS_FPGA_BASE (CONFIG_SYS_PERIPHERAL_BASE + 0x08300000) |
| 50 | #define CONFIG_SYS_NVRAM_BASE_ADDR (CONFIG_SYS_PERIPHERAL_BASE + 0x08000000) |
wdenk | 00fe161 | 2004-03-14 00:07:33 +0000 | [diff] [blame] | 51 | |
| 52 | /*----------------------------------------------------------------------- |
| 53 | * Initial RAM & stack pointer (placed in internal SRAM) |
| 54 | *----------------------------------------------------------------------*/ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 55 | #define CONFIG_SYS_TEMP_STACK_OCM 1 |
| 56 | #define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_ISRAM_BASE |
| 57 | #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_ISRAM_BASE /* Initial RAM address */ |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 58 | #define CONFIG_SYS_INIT_RAM_SIZE 0x2000 /* Size of used area in RAM */ |
wdenk | 00fe161 | 2004-03-14 00:07:33 +0000 | [diff] [blame] | 59 | |
Wolfgang Denk | 0191e47 | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 60 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Michael Zaidman | f969a68 | 2010-09-20 08:51:53 +0200 | [diff] [blame] | 61 | #define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 0x4) |
wdenk | 00fe161 | 2004-03-14 00:07:33 +0000 | [diff] [blame] | 62 | |
wdenk | 00fe161 | 2004-03-14 00:07:33 +0000 | [diff] [blame] | 63 | /*----------------------------------------------------------------------- |
| 64 | * Serial Port |
| 65 | *----------------------------------------------------------------------*/ |
Stefan Roese | 3ddce57 | 2010-09-20 16:05:31 +0200 | [diff] [blame] | 66 | #define CONFIG_CONS_INDEX 1 /* Use UART0 */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 67 | #define CONFIG_SYS_EXT_SERIAL_CLOCK (1843200 * 6) /* Ext clk @ 11.059 MHz */ |
wdenk | 00fe161 | 2004-03-14 00:07:33 +0000 | [diff] [blame] | 68 | |
| 69 | /*----------------------------------------------------------------------- |
Stefan Roese | 3e1f1b3 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 70 | * Environment |
| 71 | *----------------------------------------------------------------------*/ |
| 72 | /* |
| 73 | * Define here the location of the environment variables (FLASH or NVRAM). |
| 74 | * Note: DENX encourages to use redundant environment in FLASH. NVRAM is only |
| 75 | * supported for backward compatibility. |
| 76 | */ |
| 77 | #if 1 |
Jean-Christophe PLAGNIOL-VILLARD | 53db4cd | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 78 | #define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */ |
Stefan Roese | 3e1f1b3 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 79 | #else |
Jean-Christophe PLAGNIOL-VILLARD | fdb79c3 | 2008-09-10 22:47:59 +0200 | [diff] [blame] | 80 | #define CONFIG_ENV_IS_IN_NVRAM 1 /* use NVRAM for environment vars */ |
Stefan Roese | 3e1f1b3 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 81 | #endif |
| 82 | |
| 83 | |
| 84 | /*----------------------------------------------------------------------- |
wdenk | 00fe161 | 2004-03-14 00:07:33 +0000 | [diff] [blame] | 85 | * NVRAM/RTC |
| 86 | * |
| 87 | * NOTE: Upper 8 bytes of NVRAM is where the RTC registers are located. |
| 88 | * The DS1743 code assumes this condition (i.e. -- it assumes the base |
| 89 | * address for the RTC registers is: |
| 90 | * |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 91 | * CONFIG_SYS_NVRAM_BASE_ADDR + CONFIG_SYS_NVRAM_SIZE |
wdenk | 00fe161 | 2004-03-14 00:07:33 +0000 | [diff] [blame] | 92 | * |
| 93 | *----------------------------------------------------------------------*/ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 94 | #define CONFIG_SYS_NVRAM_SIZE (0x2000 - 8) /* NVRAM size(8k)- RTC regs */ |
wdenk | 00fe161 | 2004-03-14 00:07:33 +0000 | [diff] [blame] | 95 | #define CONFIG_RTC_DS174x 1 /* DS1743 RTC */ |
| 96 | |
Jean-Christophe PLAGNIOL-VILLARD | fdb79c3 | 2008-09-10 22:47:59 +0200 | [diff] [blame] | 97 | #ifdef CONFIG_ENV_IS_IN_NVRAM |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 98 | #define CONFIG_ENV_SIZE 0x1000 /* Size of Environment vars */ |
| 99 | #define CONFIG_ENV_ADDR \ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 100 | (CONFIG_SYS_NVRAM_BASE_ADDR+CONFIG_SYS_NVRAM_SIZE-CONFIG_ENV_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | fdb79c3 | 2008-09-10 22:47:59 +0200 | [diff] [blame] | 101 | #endif /* CONFIG_ENV_IS_IN_NVRAM */ |
Stefan Roese | 3e1f1b3 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 102 | |
wdenk | 00fe161 | 2004-03-14 00:07:33 +0000 | [diff] [blame] | 103 | /*----------------------------------------------------------------------- |
| 104 | * FLASH related |
| 105 | *----------------------------------------------------------------------*/ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 106 | #define CONFIG_SYS_MAX_FLASH_BANKS 3 /* number of banks */ |
| 107 | #define CONFIG_SYS_MAX_FLASH_SECT 64 /* sectors per device */ |
wdenk | 00fe161 | 2004-03-14 00:07:33 +0000 | [diff] [blame] | 108 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 109 | #undef CONFIG_SYS_FLASH_CHECKSUM |
| 110 | #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */ |
| 111 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */ |
wdenk | 00fe161 | 2004-03-14 00:07:33 +0000 | [diff] [blame] | 112 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 113 | #define CONFIG_SYS_FLASH_ADDR0 0x5555 |
| 114 | #define CONFIG_SYS_FLASH_ADDR1 0x2aaa |
| 115 | #define CONFIG_SYS_FLASH_WORD_SIZE unsigned char |
Stefan Roese | 3e1f1b3 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 116 | |
Jean-Christophe PLAGNIOL-VILLARD | 53db4cd | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 117 | #ifdef CONFIG_ENV_IS_IN_FLASH |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 118 | #define CONFIG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 119 | #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-CONFIG_ENV_SECT_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 120 | #define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */ |
Stefan Roese | 3e1f1b3 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 121 | |
| 122 | /* Address and size of Redundant Environment Sector */ |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 123 | #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE) |
| 124 | #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 53db4cd | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 125 | #endif /* CONFIG_ENV_IS_IN_FLASH */ |
Stefan Roese | 3e1f1b3 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 126 | |
wdenk | 00fe161 | 2004-03-14 00:07:33 +0000 | [diff] [blame] | 127 | /*----------------------------------------------------------------------- |
| 128 | * DDR SDRAM |
| 129 | *----------------------------------------------------------------------*/ |
Stefan Roese | bb949a0 | 2007-03-07 16:43:00 +0100 | [diff] [blame] | 130 | #define CONFIG_SPD_EEPROM 1 /* Use SPD EEPROM for setup */ |
wdenk | c35ba4e | 2004-03-14 22:25:36 +0000 | [diff] [blame] | 131 | #define SPD_EEPROM_ADDRESS {0x53,0x52} /* SPD i2c spd addresses */ |
Stefan Roese | bb949a0 | 2007-03-07 16:43:00 +0100 | [diff] [blame] | 132 | #define CONFIG_PROG_SDRAM_TLB 1 /* setup SDRAM TLB's dynamically*/ |
wdenk | 00fe161 | 2004-03-14 00:07:33 +0000 | [diff] [blame] | 133 | |
| 134 | /*----------------------------------------------------------------------- |
| 135 | * I2C |
| 136 | *----------------------------------------------------------------------*/ |
Dirk Eibach | 42b204f | 2013-04-25 02:40:01 +0000 | [diff] [blame] | 137 | #define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000 |
Stefan Roese | b0ff214 | 2006-08-07 14:33:32 +0200 | [diff] [blame] | 138 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 139 | #define CONFIG_SYS_I2C_MULTI_EEPROMS |
| 140 | #define CONFIG_SYS_I2C_EEPROM_ADDR (0xa8>>1) |
| 141 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 |
| 142 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 |
| 143 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 |
wdenk | 00fe161 | 2004-03-14 00:07:33 +0000 | [diff] [blame] | 144 | |
Stefan Roese | cfe5802 | 2008-06-06 15:55:21 +0200 | [diff] [blame] | 145 | /* |
| 146 | * Default environment variables |
| 147 | */ |
Stefan Roese | 3e1f1b3 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 148 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
Stefan Roese | cfe5802 | 2008-06-06 15:55:21 +0200 | [diff] [blame] | 149 | CONFIG_AMCC_DEF_ENV \ |
| 150 | CONFIG_AMCC_DEF_ENV_PPC \ |
| 151 | CONFIG_AMCC_DEF_ENV_NOR_UPD \ |
Stefan Roese | 3e1f1b3 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 152 | "kernel_addr=fff00000\0" \ |
| 153 | "ramdisk_addr=fff10000\0" \ |
Stefan Roese | 3e1f1b3 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 154 | "" |
Stefan Roese | 3e1f1b3 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 155 | |
wdenk | 00fe161 | 2004-03-14 00:07:33 +0000 | [diff] [blame] | 156 | #define CONFIG_PHY_ADDR 1 /* PHY address, See schematics */ |
wdenk | c35ba4e | 2004-03-14 22:25:36 +0000 | [diff] [blame] | 157 | #define CONFIG_PHY1_ADDR 2 |
| 158 | #define CONFIG_PHY2_ADDR 0x10 |
| 159 | #define CONFIG_PHY3_ADDR 0x18 |
Stefan Roese | 0c7ffc0 | 2005-08-16 18:18:00 +0200 | [diff] [blame] | 160 | #define CONFIG_HAS_ETH0 |
| 161 | #define CONFIG_HAS_ETH1 |
| 162 | #define CONFIG_HAS_ETH2 |
| 163 | #define CONFIG_HAS_ETH3 |
wdenk | c35ba4e | 2004-03-14 22:25:36 +0000 | [diff] [blame] | 164 | #define CONFIG_CIS8201_PHY 1 /* Enable 'special' RGMII mode for Cicada phy */ |
wdenk | eec9a3d | 2004-03-23 23:20:24 +0000 | [diff] [blame] | 165 | #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */ |
Stefan Roese | 0c7ffc0 | 2005-08-16 18:18:00 +0200 | [diff] [blame] | 166 | #define CONFIG_PHY_RESET 1 /* reset phy upon startup */ |
| 167 | #define CONFIG_PHY_RESET_DELAY 1000 |
wdenk | 00fe161 | 2004-03-14 00:07:33 +0000 | [diff] [blame] | 168 | |
Jon Loeliger | 4bd7e1b | 2007-07-04 22:33:13 -0500 | [diff] [blame] | 169 | /* |
Stefan Roese | cfe5802 | 2008-06-06 15:55:21 +0200 | [diff] [blame] | 170 | * Commands additional to the ones defined in amcc-common.h |
Jon Loeliger | 140b69c | 2007-07-10 09:38:02 -0500 | [diff] [blame] | 171 | */ |
Jon Loeliger | 4bd7e1b | 2007-07-04 22:33:13 -0500 | [diff] [blame] | 172 | #define CONFIG_CMD_DATE |
Jon Loeliger | 4bd7e1b | 2007-07-04 22:33:13 -0500 | [diff] [blame] | 173 | #define CONFIG_CMD_PCI |
Jon Loeliger | 4bd7e1b | 2007-07-04 22:33:13 -0500 | [diff] [blame] | 174 | #define CONFIG_CMD_SDRAM |
| 175 | #define CONFIG_CMD_SNTP |
| 176 | |
wdenk | 00fe161 | 2004-03-14 00:07:33 +0000 | [diff] [blame] | 177 | /*----------------------------------------------------------------------- |
| 178 | * PCI stuff |
| 179 | *----------------------------------------------------------------------- |
| 180 | */ |
| 181 | /* General PCI */ |
Stefan Roese | 3e1f1b3 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 182 | #define CONFIG_PCI /* include pci support */ |
Gabor Juhos | b445873 | 2013-05-30 07:06:12 +0000 | [diff] [blame] | 183 | #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */ |
Stefan Roese | 3e1f1b3 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 184 | #define CONFIG_PCI_PNP /* do pci plug-and-play */ |
wdenk | c35ba4e | 2004-03-14 22:25:36 +0000 | [diff] [blame] | 185 | #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 186 | #define CONFIG_SYS_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CONFIG_SYS_PCI_MEMBASE */ |
wdenk | 00fe161 | 2004-03-14 00:07:33 +0000 | [diff] [blame] | 187 | |
| 188 | /* Board-specific PCI */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 189 | #define CONFIG_SYS_PCI_TARGET_INIT /* let board init pci target */ |
wdenk | 00fe161 | 2004-03-14 00:07:33 +0000 | [diff] [blame] | 190 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 191 | #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */ |
| 192 | #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */ |
wdenk | 00fe161 | 2004-03-14 00:07:33 +0000 | [diff] [blame] | 193 | |
wdenk | 00fe161 | 2004-03-14 00:07:33 +0000 | [diff] [blame] | 194 | #endif /* __CONFIG_H */ |