Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 2 | /* |
Roy Zang | bafd803 | 2012-10-08 07:44:21 +0000 | [diff] [blame] | 3 | * Copyright 2009-2012 Freescale Semiconductor, Inc. |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 4 | * Copyright 2020 NXP |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 5 | * Dave Liu <daveliu@freescale.com> |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 6 | */ |
| 7 | #include <common.h> |
Simon Glass | 0f2af88 | 2020-05-10 11:40:05 -0600 | [diff] [blame] | 8 | #include <log.h> |
Simon Glass | 655306c | 2020-05-10 11:39:58 -0600 | [diff] [blame] | 9 | #include <part.h> |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 10 | #include <asm/io.h> |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 11 | #ifdef CONFIG_DM_ETH |
| 12 | #include <dm.h> |
| 13 | #include <dm/ofnode.h> |
| 14 | #include <linux/compat.h> |
| 15 | #include <phy_interface.h> |
| 16 | #endif |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 17 | #include <malloc.h> |
| 18 | #include <net.h> |
| 19 | #include <hwconfig.h> |
| 20 | #include <fm_eth.h> |
| 21 | #include <fsl_mdio.h> |
| 22 | #include <miiphy.h> |
| 23 | #include <phy.h> |
Shaohui Xie | 513eaf2 | 2015-10-26 19:47:47 +0800 | [diff] [blame] | 24 | #include <fsl_dtsec.h> |
| 25 | #include <fsl_tgec.h> |
Shaohui Xie | 835c72b | 2015-03-20 19:28:19 -0700 | [diff] [blame] | 26 | #include <fsl_memac.h> |
Simon Glass | dbd7954 | 2020-05-10 11:40:11 -0600 | [diff] [blame] | 27 | #include <linux/delay.h> |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 28 | |
| 29 | #include "fm.h" |
| 30 | |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 31 | #ifndef CONFIG_DM_ETH |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 32 | static struct eth_device *devlist[NUM_FM_PORTS]; |
| 33 | static int num_controllers; |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 34 | #endif |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 35 | |
| 36 | #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) && !defined(BITBANGMII) |
| 37 | |
| 38 | #define TBIANA_SETTINGS (TBIANA_ASYMMETRIC_PAUSE | TBIANA_SYMMETRIC_PAUSE | \ |
| 39 | TBIANA_FULL_DUPLEX) |
| 40 | |
| 41 | #define TBIANA_SGMII_ACK 0x4001 |
| 42 | |
| 43 | #define TBICR_SETTINGS (TBICR_ANEG_ENABLE | TBICR_RESTART_ANEG | \ |
| 44 | TBICR_FULL_DUPLEX | TBICR_SPEED1_SET) |
| 45 | |
| 46 | /* Configure the TBI for SGMII operation */ |
Kim Phillips | 914b078 | 2012-10-29 13:34:34 +0000 | [diff] [blame] | 47 | static void dtsec_configure_serdes(struct fm_eth *priv) |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 48 | { |
Roy Zang | bafd803 | 2012-10-08 07:44:21 +0000 | [diff] [blame] | 49 | #ifdef CONFIG_SYS_FMAN_V3 |
| 50 | u32 value; |
| 51 | struct mii_dev bus; |
Shengzhou Liu | 9540368 | 2014-10-23 17:20:57 +0800 | [diff] [blame] | 52 | bool sgmii_2500 = (priv->enet_if == |
Vladimir Oltean | 6caef97 | 2021-09-18 15:32:35 +0300 | [diff] [blame] | 53 | PHY_INTERFACE_MODE_2500BASEX) ? true : false; |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 54 | int i = 0, j; |
| 55 | |
| 56 | #ifndef CONFIG_DM_ETH |
| 57 | bus.priv = priv->mac->phyregs; |
| 58 | #else |
| 59 | bus.priv = priv->pcs_mdio; |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 60 | bus.read = memac_mdio_read; |
| 61 | bus.write = memac_mdio_write; |
| 62 | bus.reset = memac_mdio_reset; |
Madalin Bucur | d3e20b7 | 2020-05-04 13:09:12 +0300 | [diff] [blame] | 63 | #endif |
Roy Zang | bafd803 | 2012-10-08 07:44:21 +0000 | [diff] [blame] | 64 | |
Shaohui Xie | 1b29512 | 2015-10-26 19:47:48 +0800 | [diff] [blame] | 65 | qsgmii_loop: |
Shengzhou Liu | 9540368 | 2014-10-23 17:20:57 +0800 | [diff] [blame] | 66 | /* SGMII IF mode + AN enable only for 1G SGMII, not for 2.5G */ |
shaohui xie | a3384a1 | 2016-11-15 14:36:47 +0800 | [diff] [blame] | 67 | if (sgmii_2500) |
| 68 | value = PHY_SGMII_CR_PHY_RESET | |
| 69 | PHY_SGMII_IF_SPEED_GIGABIT | |
| 70 | PHY_SGMII_IF_MODE_SGMII; |
| 71 | else |
| 72 | value = PHY_SGMII_IF_MODE_SGMII | PHY_SGMII_IF_MODE_AN; |
Shengzhou Liu | 9540368 | 2014-10-23 17:20:57 +0800 | [diff] [blame] | 73 | |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 74 | for (j = 0; j <= 3; j++) |
| 75 | debug("dump PCS reg %#x: %#x\n", j, |
| 76 | memac_mdio_read(&bus, i, MDIO_DEVAD_NONE, j)); |
| 77 | |
Shaohui Xie | 1b29512 | 2015-10-26 19:47:48 +0800 | [diff] [blame] | 78 | memac_mdio_write(&bus, i, MDIO_DEVAD_NONE, 0x14, value); |
Roy Zang | bafd803 | 2012-10-08 07:44:21 +0000 | [diff] [blame] | 79 | |
| 80 | /* Dev ability according to SGMII specification */ |
| 81 | value = PHY_SGMII_DEV_ABILITY_SGMII; |
Shaohui Xie | 1b29512 | 2015-10-26 19:47:48 +0800 | [diff] [blame] | 82 | memac_mdio_write(&bus, i, MDIO_DEVAD_NONE, 0x4, value); |
Roy Zang | bafd803 | 2012-10-08 07:44:21 +0000 | [diff] [blame] | 83 | |
shaohui xie | a3384a1 | 2016-11-15 14:36:47 +0800 | [diff] [blame] | 84 | if (sgmii_2500) { |
| 85 | /* Adjust link timer for 2.5G SGMII, |
| 86 | * 1.6 ms in units of 3.2 ns: |
| 87 | * 1.6ms / 3.2ns = 5 * 10^5 = 0x7a120. |
| 88 | */ |
| 89 | memac_mdio_write(&bus, i, MDIO_DEVAD_NONE, 0x13, 0x0007); |
| 90 | memac_mdio_write(&bus, i, MDIO_DEVAD_NONE, 0x12, 0xa120); |
| 91 | } else { |
| 92 | /* Adjust link timer for SGMII, |
| 93 | * 1.6 ms in units of 8 ns: |
| 94 | * 1.6ms / 8ns = 2 * 10^5 = 0x30d40. |
| 95 | */ |
| 96 | memac_mdio_write(&bus, i, MDIO_DEVAD_NONE, 0x13, 0x0003); |
| 97 | memac_mdio_write(&bus, i, MDIO_DEVAD_NONE, 0x12, 0x0d40); |
| 98 | } |
Roy Zang | bafd803 | 2012-10-08 07:44:21 +0000 | [diff] [blame] | 99 | |
| 100 | /* Restart AN */ |
shaohui xie | a3384a1 | 2016-11-15 14:36:47 +0800 | [diff] [blame] | 101 | value = PHY_SGMII_CR_DEF_VAL | PHY_SGMII_CR_RESET_AN; |
Shaohui Xie | 1b29512 | 2015-10-26 19:47:48 +0800 | [diff] [blame] | 102 | memac_mdio_write(&bus, i, MDIO_DEVAD_NONE, 0, value); |
| 103 | |
| 104 | if ((priv->enet_if == PHY_INTERFACE_MODE_QSGMII) && (i < 3)) { |
| 105 | i++; |
| 106 | goto qsgmii_loop; |
| 107 | } |
Roy Zang | bafd803 | 2012-10-08 07:44:21 +0000 | [diff] [blame] | 108 | #else |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 109 | struct dtsec *regs = priv->mac->base; |
| 110 | struct tsec_mii_mng *phyregs = priv->mac->phyregs; |
| 111 | |
| 112 | /* |
| 113 | * Access TBI PHY registers at given TSEC register offset as |
| 114 | * opposed to the register offset used for external PHY accesses |
| 115 | */ |
| 116 | tsec_local_mdio_write(phyregs, in_be32(®s->tbipa), 0, TBI_TBICON, |
| 117 | TBICON_CLK_SELECT); |
| 118 | tsec_local_mdio_write(phyregs, in_be32(®s->tbipa), 0, TBI_ANA, |
| 119 | TBIANA_SGMII_ACK); |
| 120 | tsec_local_mdio_write(phyregs, in_be32(®s->tbipa), 0, |
| 121 | TBI_CR, TBICR_SETTINGS); |
Roy Zang | bafd803 | 2012-10-08 07:44:21 +0000 | [diff] [blame] | 122 | #endif |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 123 | } |
| 124 | |
Madalin Bucur | 11fa7a3 | 2020-04-23 16:25:16 +0300 | [diff] [blame] | 125 | static void dtsec_init_phy(struct fm_eth *fm_eth) |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 126 | { |
Roy Zang | bafd803 | 2012-10-08 07:44:21 +0000 | [diff] [blame] | 127 | #ifndef CONFIG_SYS_FMAN_V3 |
shaohui xie | 842e59e | 2012-10-11 20:25:36 +0000 | [diff] [blame] | 128 | struct dtsec *regs = (struct dtsec *)CONFIG_SYS_FSL_FM1_DTSEC1_ADDR; |
| 129 | |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 130 | /* Assign a Physical address to the TBI */ |
| 131 | out_be32(®s->tbipa, CONFIG_SYS_TBIPA_VALUE); |
Roy Zang | bafd803 | 2012-10-08 07:44:21 +0000 | [diff] [blame] | 132 | #endif |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 133 | |
Shengzhou Liu | 9540368 | 2014-10-23 17:20:57 +0800 | [diff] [blame] | 134 | if (fm_eth->enet_if == PHY_INTERFACE_MODE_SGMII || |
Shaohui Xie | 1b29512 | 2015-10-26 19:47:48 +0800 | [diff] [blame] | 135 | fm_eth->enet_if == PHY_INTERFACE_MODE_QSGMII || |
Vladimir Oltean | 6caef97 | 2021-09-18 15:32:35 +0300 | [diff] [blame] | 136 | fm_eth->enet_if == PHY_INTERFACE_MODE_2500BASEX) |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 137 | dtsec_configure_serdes(fm_eth); |
| 138 | } |
| 139 | |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 140 | #ifndef CONFIG_DM_ETH |
Shaohui Xie | ab687cc | 2015-10-26 19:47:46 +0800 | [diff] [blame] | 141 | #ifdef CONFIG_PHYLIB |
Madalin Bucur | 11fa7a3 | 2020-04-23 16:25:16 +0300 | [diff] [blame] | 142 | static int tgec_is_fibre(struct fm_eth *fm) |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 143 | { |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 144 | char phyopt[20]; |
| 145 | |
| 146 | sprintf(phyopt, "fsl_fm%d_xaui_phy", fm->fm_index + 1); |
| 147 | |
| 148 | return hwconfig_arg_cmp(phyopt, "xfi"); |
| 149 | } |
| 150 | #endif |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 151 | #endif /* CONFIG_DM_ETH */ |
Shaohui Xie | ab687cc | 2015-10-26 19:47:46 +0800 | [diff] [blame] | 152 | #endif |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 153 | |
| 154 | static u16 muram_readw(u16 *addr) |
| 155 | { |
Hou Zhiqiang | ea52d33 | 2015-10-26 19:47:44 +0800 | [diff] [blame] | 156 | ulong base = (ulong)addr & ~0x3UL; |
| 157 | u32 val32 = in_be32((void *)base); |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 158 | int byte_pos; |
| 159 | u16 ret; |
| 160 | |
Hou Zhiqiang | ea52d33 | 2015-10-26 19:47:44 +0800 | [diff] [blame] | 161 | byte_pos = (ulong)addr & 0x3UL; |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 162 | if (byte_pos) |
| 163 | ret = (u16)(val32 & 0x0000ffff); |
| 164 | else |
| 165 | ret = (u16)((val32 & 0xffff0000) >> 16); |
| 166 | |
| 167 | return ret; |
| 168 | } |
| 169 | |
| 170 | static void muram_writew(u16 *addr, u16 val) |
| 171 | { |
Hou Zhiqiang | ea52d33 | 2015-10-26 19:47:44 +0800 | [diff] [blame] | 172 | ulong base = (ulong)addr & ~0x3UL; |
| 173 | u32 org32 = in_be32((void *)base); |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 174 | u32 val32; |
| 175 | int byte_pos; |
| 176 | |
Hou Zhiqiang | ea52d33 | 2015-10-26 19:47:44 +0800 | [diff] [blame] | 177 | byte_pos = (ulong)addr & 0x3UL; |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 178 | if (byte_pos) |
| 179 | val32 = (org32 & 0xffff0000) | val; |
| 180 | else |
| 181 | val32 = (org32 & 0x0000ffff) | ((u32)val << 16); |
| 182 | |
Hou Zhiqiang | ea52d33 | 2015-10-26 19:47:44 +0800 | [diff] [blame] | 183 | out_be32((void *)base, val32); |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 184 | } |
| 185 | |
| 186 | static void bmi_rx_port_disable(struct fm_bmi_rx_port *rx_port) |
| 187 | { |
| 188 | int timeout = 1000000; |
| 189 | |
| 190 | clrbits_be32(&rx_port->fmbm_rcfg, FMBM_RCFG_EN); |
| 191 | |
| 192 | /* wait until the rx port is not busy */ |
| 193 | while ((in_be32(&rx_port->fmbm_rst) & FMBM_RST_BSY) && timeout--) |
| 194 | ; |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 195 | if (!timeout) |
| 196 | printf("%s - timeout\n", __func__); |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 197 | } |
| 198 | |
| 199 | static void bmi_rx_port_init(struct fm_bmi_rx_port *rx_port) |
| 200 | { |
| 201 | /* set BMI to independent mode, Rx port disable */ |
| 202 | out_be32(&rx_port->fmbm_rcfg, FMBM_RCFG_IM); |
| 203 | /* clear FOF in IM case */ |
| 204 | out_be32(&rx_port->fmbm_rim, 0); |
| 205 | /* Rx frame next engine -RISC */ |
| 206 | out_be32(&rx_port->fmbm_rfne, NIA_ENG_RISC | NIA_RISC_AC_IM_RX); |
| 207 | /* Rx command attribute - no order, MR[3] = 1 */ |
| 208 | clrbits_be32(&rx_port->fmbm_rfca, FMBM_RFCA_ORDER | FMBM_RFCA_MR_MASK); |
| 209 | setbits_be32(&rx_port->fmbm_rfca, FMBM_RFCA_MR(4)); |
| 210 | /* enable Rx statistic counters */ |
| 211 | out_be32(&rx_port->fmbm_rstc, FMBM_RSTC_EN); |
| 212 | /* disable Rx performance counters */ |
| 213 | out_be32(&rx_port->fmbm_rpc, 0); |
| 214 | } |
| 215 | |
| 216 | static void bmi_tx_port_disable(struct fm_bmi_tx_port *tx_port) |
| 217 | { |
| 218 | int timeout = 1000000; |
| 219 | |
| 220 | clrbits_be32(&tx_port->fmbm_tcfg, FMBM_TCFG_EN); |
| 221 | |
| 222 | /* wait until the tx port is not busy */ |
| 223 | while ((in_be32(&tx_port->fmbm_tst) & FMBM_TST_BSY) && timeout--) |
| 224 | ; |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 225 | if (!timeout) |
| 226 | printf("%s - timeout\n", __func__); |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 227 | } |
| 228 | |
| 229 | static void bmi_tx_port_init(struct fm_bmi_tx_port *tx_port) |
| 230 | { |
| 231 | /* set BMI to independent mode, Tx port disable */ |
| 232 | out_be32(&tx_port->fmbm_tcfg, FMBM_TCFG_IM); |
| 233 | /* Tx frame next engine -RISC */ |
| 234 | out_be32(&tx_port->fmbm_tfne, NIA_ENG_RISC | NIA_RISC_AC_IM_TX); |
| 235 | out_be32(&tx_port->fmbm_tfene, NIA_ENG_RISC | NIA_RISC_AC_IM_TX); |
| 236 | /* Tx command attribute - no order, MR[3] = 1 */ |
| 237 | clrbits_be32(&tx_port->fmbm_tfca, FMBM_TFCA_ORDER | FMBM_TFCA_MR_MASK); |
| 238 | setbits_be32(&tx_port->fmbm_tfca, FMBM_TFCA_MR(4)); |
| 239 | /* enable Tx statistic counters */ |
| 240 | out_be32(&tx_port->fmbm_tstc, FMBM_TSTC_EN); |
| 241 | /* disable Tx performance counters */ |
| 242 | out_be32(&tx_port->fmbm_tpc, 0); |
| 243 | } |
| 244 | |
| 245 | static int fm_eth_rx_port_parameter_init(struct fm_eth *fm_eth) |
| 246 | { |
| 247 | struct fm_port_global_pram *pram; |
| 248 | u32 pram_page_offset; |
| 249 | void *rx_bd_ring_base; |
| 250 | void *rx_buf_pool; |
Hou Zhiqiang | ea52d33 | 2015-10-26 19:47:44 +0800 | [diff] [blame] | 251 | u32 bd_ring_base_lo, bd_ring_base_hi; |
| 252 | u32 buf_lo, buf_hi; |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 253 | struct fm_port_bd *rxbd; |
| 254 | struct fm_port_qd *rxqd; |
| 255 | struct fm_bmi_rx_port *bmi_rx_port = fm_eth->rx_port; |
| 256 | int i; |
| 257 | |
| 258 | /* alloc global parameter ram at MURAM */ |
| 259 | pram = (struct fm_port_global_pram *)fm_muram_alloc(fm_eth->fm_index, |
| 260 | FM_PRAM_SIZE, FM_PRAM_ALIGN); |
Hou Zhiqiang | ea52d33 | 2015-10-26 19:47:44 +0800 | [diff] [blame] | 261 | if (!pram) { |
| 262 | printf("%s: No muram for Rx global parameter\n", __func__); |
Hou Zhiqiang | a02fc98 | 2015-10-26 19:47:45 +0800 | [diff] [blame] | 263 | return -ENOMEM; |
Hou Zhiqiang | ea52d33 | 2015-10-26 19:47:44 +0800 | [diff] [blame] | 264 | } |
| 265 | |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 266 | fm_eth->rx_pram = pram; |
| 267 | |
| 268 | /* parameter page offset to MURAM */ |
Hou Zhiqiang | ea52d33 | 2015-10-26 19:47:44 +0800 | [diff] [blame] | 269 | pram_page_offset = (void *)pram - fm_muram_base(fm_eth->fm_index); |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 270 | |
| 271 | /* enable global mode- snooping data buffers and BDs */ |
Hou Zhiqiang | 3a25ece | 2015-10-26 19:47:43 +0800 | [diff] [blame] | 272 | out_be32(&pram->mode, PRAM_MODE_GLOBAL); |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 273 | |
| 274 | /* init the Rx queue descriptor pionter */ |
Hou Zhiqiang | 3a25ece | 2015-10-26 19:47:43 +0800 | [diff] [blame] | 275 | out_be32(&pram->rxqd_ptr, pram_page_offset + 0x20); |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 276 | |
| 277 | /* set the max receive buffer length, power of 2 */ |
| 278 | muram_writew(&pram->mrblr, MAX_RXBUF_LOG2); |
| 279 | |
| 280 | /* alloc Rx buffer descriptors from main memory */ |
| 281 | rx_bd_ring_base = malloc(sizeof(struct fm_port_bd) |
| 282 | * RX_BD_RING_SIZE); |
| 283 | if (!rx_bd_ring_base) |
Hou Zhiqiang | a02fc98 | 2015-10-26 19:47:45 +0800 | [diff] [blame] | 284 | return -ENOMEM; |
| 285 | |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 286 | memset(rx_bd_ring_base, 0, sizeof(struct fm_port_bd) |
| 287 | * RX_BD_RING_SIZE); |
| 288 | |
| 289 | /* alloc Rx buffer from main memory */ |
| 290 | rx_buf_pool = malloc(MAX_RXBUF_LEN * RX_BD_RING_SIZE); |
Hou Zhiqiang | 46bcbeb | 2021-06-12 21:15:41 +0300 | [diff] [blame] | 291 | if (!rx_buf_pool) { |
| 292 | free(rx_bd_ring_base); |
Hou Zhiqiang | a02fc98 | 2015-10-26 19:47:45 +0800 | [diff] [blame] | 293 | return -ENOMEM; |
Hou Zhiqiang | 46bcbeb | 2021-06-12 21:15:41 +0300 | [diff] [blame] | 294 | } |
Hou Zhiqiang | a02fc98 | 2015-10-26 19:47:45 +0800 | [diff] [blame] | 295 | |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 296 | memset(rx_buf_pool, 0, MAX_RXBUF_LEN * RX_BD_RING_SIZE); |
Hou Zhiqiang | ea52d33 | 2015-10-26 19:47:44 +0800 | [diff] [blame] | 297 | debug("%s: rx_buf_pool = %p\n", __func__, rx_buf_pool); |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 298 | |
| 299 | /* save them to fm_eth */ |
| 300 | fm_eth->rx_bd_ring = rx_bd_ring_base; |
| 301 | fm_eth->cur_rxbd = rx_bd_ring_base; |
| 302 | fm_eth->rx_buf = rx_buf_pool; |
| 303 | |
| 304 | /* init Rx BDs ring */ |
| 305 | rxbd = (struct fm_port_bd *)rx_bd_ring_base; |
| 306 | for (i = 0; i < RX_BD_RING_SIZE; i++) { |
Hou Zhiqiang | 3a25ece | 2015-10-26 19:47:43 +0800 | [diff] [blame] | 307 | muram_writew(&rxbd->status, RxBD_EMPTY); |
| 308 | muram_writew(&rxbd->len, 0); |
Hou Zhiqiang | ea52d33 | 2015-10-26 19:47:44 +0800 | [diff] [blame] | 309 | buf_hi = upper_32_bits(virt_to_phys(rx_buf_pool + |
| 310 | i * MAX_RXBUF_LEN)); |
| 311 | buf_lo = lower_32_bits(virt_to_phys(rx_buf_pool + |
| 312 | i * MAX_RXBUF_LEN)); |
| 313 | muram_writew(&rxbd->buf_ptr_hi, (u16)buf_hi); |
| 314 | out_be32(&rxbd->buf_ptr_lo, buf_lo); |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 315 | rxbd++; |
| 316 | } |
| 317 | |
| 318 | /* set the Rx queue descriptor */ |
| 319 | rxqd = &pram->rxqd; |
| 320 | muram_writew(&rxqd->gen, 0); |
Hou Zhiqiang | ea52d33 | 2015-10-26 19:47:44 +0800 | [diff] [blame] | 321 | bd_ring_base_hi = upper_32_bits(virt_to_phys(rx_bd_ring_base)); |
| 322 | bd_ring_base_lo = lower_32_bits(virt_to_phys(rx_bd_ring_base)); |
| 323 | muram_writew(&rxqd->bd_ring_base_hi, (u16)bd_ring_base_hi); |
| 324 | out_be32(&rxqd->bd_ring_base_lo, bd_ring_base_lo); |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 325 | muram_writew(&rxqd->bd_ring_size, sizeof(struct fm_port_bd) |
| 326 | * RX_BD_RING_SIZE); |
| 327 | muram_writew(&rxqd->offset_in, 0); |
| 328 | muram_writew(&rxqd->offset_out, 0); |
| 329 | |
| 330 | /* set IM parameter ram pointer to Rx Frame Queue ID */ |
| 331 | out_be32(&bmi_rx_port->fmbm_rfqid, pram_page_offset); |
| 332 | |
Hou Zhiqiang | a02fc98 | 2015-10-26 19:47:45 +0800 | [diff] [blame] | 333 | return 0; |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 334 | } |
| 335 | |
| 336 | static int fm_eth_tx_port_parameter_init(struct fm_eth *fm_eth) |
| 337 | { |
| 338 | struct fm_port_global_pram *pram; |
| 339 | u32 pram_page_offset; |
| 340 | void *tx_bd_ring_base; |
Hou Zhiqiang | ea52d33 | 2015-10-26 19:47:44 +0800 | [diff] [blame] | 341 | u32 bd_ring_base_lo, bd_ring_base_hi; |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 342 | struct fm_port_bd *txbd; |
| 343 | struct fm_port_qd *txqd; |
| 344 | struct fm_bmi_tx_port *bmi_tx_port = fm_eth->tx_port; |
| 345 | int i; |
| 346 | |
| 347 | /* alloc global parameter ram at MURAM */ |
| 348 | pram = (struct fm_port_global_pram *)fm_muram_alloc(fm_eth->fm_index, |
| 349 | FM_PRAM_SIZE, FM_PRAM_ALIGN); |
Hou Zhiqiang | ea52d33 | 2015-10-26 19:47:44 +0800 | [diff] [blame] | 350 | if (!pram) { |
| 351 | printf("%s: No muram for Tx global parameter\n", __func__); |
Hou Zhiqiang | a02fc98 | 2015-10-26 19:47:45 +0800 | [diff] [blame] | 352 | return -ENOMEM; |
Hou Zhiqiang | ea52d33 | 2015-10-26 19:47:44 +0800 | [diff] [blame] | 353 | } |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 354 | fm_eth->tx_pram = pram; |
| 355 | |
| 356 | /* parameter page offset to MURAM */ |
Hou Zhiqiang | ea52d33 | 2015-10-26 19:47:44 +0800 | [diff] [blame] | 357 | pram_page_offset = (void *)pram - fm_muram_base(fm_eth->fm_index); |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 358 | |
| 359 | /* enable global mode- snooping data buffers and BDs */ |
Hou Zhiqiang | 3a25ece | 2015-10-26 19:47:43 +0800 | [diff] [blame] | 360 | out_be32(&pram->mode, PRAM_MODE_GLOBAL); |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 361 | |
| 362 | /* init the Tx queue descriptor pionter */ |
Hou Zhiqiang | 3a25ece | 2015-10-26 19:47:43 +0800 | [diff] [blame] | 363 | out_be32(&pram->txqd_ptr, pram_page_offset + 0x40); |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 364 | |
| 365 | /* alloc Tx buffer descriptors from main memory */ |
| 366 | tx_bd_ring_base = malloc(sizeof(struct fm_port_bd) |
| 367 | * TX_BD_RING_SIZE); |
| 368 | if (!tx_bd_ring_base) |
Hou Zhiqiang | a02fc98 | 2015-10-26 19:47:45 +0800 | [diff] [blame] | 369 | return -ENOMEM; |
| 370 | |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 371 | memset(tx_bd_ring_base, 0, sizeof(struct fm_port_bd) |
| 372 | * TX_BD_RING_SIZE); |
| 373 | /* save it to fm_eth */ |
| 374 | fm_eth->tx_bd_ring = tx_bd_ring_base; |
| 375 | fm_eth->cur_txbd = tx_bd_ring_base; |
| 376 | |
| 377 | /* init Tx BDs ring */ |
| 378 | txbd = (struct fm_port_bd *)tx_bd_ring_base; |
| 379 | for (i = 0; i < TX_BD_RING_SIZE; i++) { |
Hou Zhiqiang | 3a25ece | 2015-10-26 19:47:43 +0800 | [diff] [blame] | 380 | muram_writew(&txbd->status, TxBD_LAST); |
| 381 | muram_writew(&txbd->len, 0); |
| 382 | muram_writew(&txbd->buf_ptr_hi, 0); |
| 383 | out_be32(&txbd->buf_ptr_lo, 0); |
| 384 | txbd++; |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 385 | } |
| 386 | |
| 387 | /* set the Tx queue decriptor */ |
| 388 | txqd = &pram->txqd; |
Hou Zhiqiang | ea52d33 | 2015-10-26 19:47:44 +0800 | [diff] [blame] | 389 | bd_ring_base_hi = upper_32_bits(virt_to_phys(tx_bd_ring_base)); |
| 390 | bd_ring_base_lo = lower_32_bits(virt_to_phys(tx_bd_ring_base)); |
| 391 | muram_writew(&txqd->bd_ring_base_hi, (u16)bd_ring_base_hi); |
| 392 | out_be32(&txqd->bd_ring_base_lo, bd_ring_base_lo); |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 393 | muram_writew(&txqd->bd_ring_size, sizeof(struct fm_port_bd) |
| 394 | * TX_BD_RING_SIZE); |
| 395 | muram_writew(&txqd->offset_in, 0); |
| 396 | muram_writew(&txqd->offset_out, 0); |
| 397 | |
| 398 | /* set IM parameter ram pointer to Tx Confirmation Frame Queue ID */ |
| 399 | out_be32(&bmi_tx_port->fmbm_tcfqid, pram_page_offset); |
| 400 | |
Hou Zhiqiang | a02fc98 | 2015-10-26 19:47:45 +0800 | [diff] [blame] | 401 | return 0; |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 402 | } |
| 403 | |
| 404 | static int fm_eth_init(struct fm_eth *fm_eth) |
| 405 | { |
Hou Zhiqiang | a02fc98 | 2015-10-26 19:47:45 +0800 | [diff] [blame] | 406 | int ret; |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 407 | |
Hou Zhiqiang | a02fc98 | 2015-10-26 19:47:45 +0800 | [diff] [blame] | 408 | ret = fm_eth_rx_port_parameter_init(fm_eth); |
| 409 | if (ret) |
| 410 | return ret; |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 411 | |
Hou Zhiqiang | a02fc98 | 2015-10-26 19:47:45 +0800 | [diff] [blame] | 412 | ret = fm_eth_tx_port_parameter_init(fm_eth); |
| 413 | if (ret) |
| 414 | return ret; |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 415 | |
Hou Zhiqiang | a02fc98 | 2015-10-26 19:47:45 +0800 | [diff] [blame] | 416 | return 0; |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 417 | } |
| 418 | |
| 419 | static int fm_eth_startup(struct fm_eth *fm_eth) |
| 420 | { |
| 421 | struct fsl_enet_mac *mac; |
Hou Zhiqiang | a02fc98 | 2015-10-26 19:47:45 +0800 | [diff] [blame] | 422 | int ret; |
| 423 | |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 424 | mac = fm_eth->mac; |
| 425 | |
| 426 | /* Rx/TxBDs, Rx/TxQDs, Rx buff and parameter ram init */ |
Hou Zhiqiang | a02fc98 | 2015-10-26 19:47:45 +0800 | [diff] [blame] | 427 | ret = fm_eth_init(fm_eth); |
| 428 | if (ret) |
| 429 | return ret; |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 430 | /* setup the MAC controller */ |
| 431 | mac->init_mac(mac); |
| 432 | |
| 433 | /* For some reason we need to set SPEED_100 */ |
Shaohui Xie | c218d29 | 2013-08-19 18:58:52 +0800 | [diff] [blame] | 434 | if (((fm_eth->enet_if == PHY_INTERFACE_MODE_SGMII) || |
Vladimir Oltean | 6caef97 | 2021-09-18 15:32:35 +0300 | [diff] [blame] | 435 | (fm_eth->enet_if == PHY_INTERFACE_MODE_2500BASEX) || |
Shaohui Xie | c218d29 | 2013-08-19 18:58:52 +0800 | [diff] [blame] | 436 | (fm_eth->enet_if == PHY_INTERFACE_MODE_QSGMII)) && |
| 437 | mac->set_if_mode) |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 438 | mac->set_if_mode(mac, fm_eth->enet_if, SPEED_100); |
| 439 | |
| 440 | /* init bmi rx port, IM mode and disable */ |
| 441 | bmi_rx_port_init(fm_eth->rx_port); |
| 442 | /* init bmi tx port, IM mode and disable */ |
| 443 | bmi_tx_port_init(fm_eth->tx_port); |
| 444 | |
Hou Zhiqiang | a02fc98 | 2015-10-26 19:47:45 +0800 | [diff] [blame] | 445 | return 0; |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 446 | } |
| 447 | |
| 448 | static void fmc_tx_port_graceful_stop_enable(struct fm_eth *fm_eth) |
| 449 | { |
| 450 | struct fm_port_global_pram *pram; |
| 451 | |
| 452 | pram = fm_eth->tx_pram; |
| 453 | /* graceful stop transmission of frames */ |
Hou Zhiqiang | 3a25ece | 2015-10-26 19:47:43 +0800 | [diff] [blame] | 454 | setbits_be32(&pram->mode, PRAM_MODE_GRACEFUL_STOP); |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 455 | sync(); |
| 456 | } |
| 457 | |
| 458 | static void fmc_tx_port_graceful_stop_disable(struct fm_eth *fm_eth) |
| 459 | { |
| 460 | struct fm_port_global_pram *pram; |
| 461 | |
| 462 | pram = fm_eth->tx_pram; |
| 463 | /* re-enable transmission of frames */ |
Hou Zhiqiang | 3a25ece | 2015-10-26 19:47:43 +0800 | [diff] [blame] | 464 | clrbits_be32(&pram->mode, PRAM_MODE_GRACEFUL_STOP); |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 465 | sync(); |
| 466 | } |
| 467 | |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 468 | #ifndef CONFIG_DM_ETH |
Masahiro Yamada | f7ed78b | 2020-06-26 15:13:33 +0900 | [diff] [blame] | 469 | static int fm_eth_open(struct eth_device *dev, struct bd_info *bd) |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 470 | #else |
| 471 | static int fm_eth_open(struct udevice *dev) |
| 472 | #endif |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 473 | { |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 474 | #ifndef CONFIG_DM_ETH |
| 475 | struct fm_eth *fm_eth = dev->priv; |
| 476 | #else |
Simon Glass | fa20e93 | 2020-12-03 16:55:20 -0700 | [diff] [blame] | 477 | struct eth_pdata *pdata = dev_get_plat(dev); |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 478 | struct fm_eth *fm_eth = dev_get_priv(dev); |
| 479 | #endif |
| 480 | unsigned char *enetaddr; |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 481 | struct fsl_enet_mac *mac; |
Timur Tabi | 4238746 | 2012-07-09 08:52:43 +0000 | [diff] [blame] | 482 | #ifdef CONFIG_PHYLIB |
| 483 | int ret; |
| 484 | #endif |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 485 | |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 486 | mac = fm_eth->mac; |
| 487 | |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 488 | #ifndef CONFIG_DM_ETH |
| 489 | enetaddr = &dev->enetaddr[0]; |
| 490 | #else |
| 491 | enetaddr = pdata->enetaddr; |
| 492 | #endif |
| 493 | |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 494 | /* setup the MAC address */ |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 495 | if (enetaddr[0] & 0x01) { |
| 496 | printf("%s: MacAddress is multicast address\n", __func__); |
| 497 | enetaddr[0] = 0; |
| 498 | enetaddr[5] = fm_eth->num; |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 499 | } |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 500 | mac->set_mac_addr(mac, enetaddr); |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 501 | |
| 502 | /* enable bmi Rx port */ |
| 503 | setbits_be32(&fm_eth->rx_port->fmbm_rcfg, FMBM_RCFG_EN); |
| 504 | /* enable MAC rx/tx port */ |
| 505 | mac->enable_mac(mac); |
| 506 | /* enable bmi Tx port */ |
| 507 | setbits_be32(&fm_eth->tx_port->fmbm_tcfg, FMBM_TCFG_EN); |
| 508 | /* re-enable transmission of frame */ |
| 509 | fmc_tx_port_graceful_stop_disable(fm_eth); |
| 510 | |
| 511 | #ifdef CONFIG_PHYLIB |
Codrin Ciubotariu | 1ee90f9 | 2015-01-12 14:08:29 +0200 | [diff] [blame] | 512 | if (fm_eth->phydev) { |
| 513 | ret = phy_startup(fm_eth->phydev); |
| 514 | if (ret) { |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 515 | #ifndef CONFIG_DM_ETH |
Codrin Ciubotariu | 1ee90f9 | 2015-01-12 14:08:29 +0200 | [diff] [blame] | 516 | printf("%s: Could not initialize\n", |
| 517 | fm_eth->phydev->dev->name); |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 518 | #else |
| 519 | printf("%s: Could not initialize\n", dev->name); |
| 520 | #endif |
Codrin Ciubotariu | 1ee90f9 | 2015-01-12 14:08:29 +0200 | [diff] [blame] | 521 | return ret; |
| 522 | } |
| 523 | } else { |
| 524 | return 0; |
Timur Tabi | 4238746 | 2012-07-09 08:52:43 +0000 | [diff] [blame] | 525 | } |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 526 | #else |
| 527 | fm_eth->phydev->speed = SPEED_1000; |
| 528 | fm_eth->phydev->link = 1; |
| 529 | fm_eth->phydev->duplex = DUPLEX_FULL; |
| 530 | #endif |
| 531 | |
| 532 | /* set the MAC-PHY mode */ |
| 533 | mac->set_if_mode(mac, fm_eth->enet_if, fm_eth->phydev->speed); |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 534 | debug("MAC IF mode %d, speed %d, link %d\n", fm_eth->enet_if, |
| 535 | fm_eth->phydev->speed, fm_eth->phydev->link); |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 536 | |
| 537 | if (!fm_eth->phydev->link) |
| 538 | printf("%s: No link.\n", fm_eth->phydev->dev->name); |
| 539 | |
| 540 | return fm_eth->phydev->link ? 0 : -1; |
| 541 | } |
| 542 | |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 543 | #ifndef CONFIG_DM_ETH |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 544 | static void fm_eth_halt(struct eth_device *dev) |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 545 | #else |
| 546 | static void fm_eth_halt(struct udevice *dev) |
| 547 | #endif |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 548 | { |
| 549 | struct fm_eth *fm_eth; |
| 550 | struct fsl_enet_mac *mac; |
| 551 | |
Simon Glass | 9558862 | 2020-12-22 19:30:28 -0700 | [diff] [blame] | 552 | #ifndef CONFIG_DM_ETH |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 553 | fm_eth = (struct fm_eth *)dev->priv; |
Simon Glass | 9558862 | 2020-12-22 19:30:28 -0700 | [diff] [blame] | 554 | #else |
| 555 | fm_eth = dev_get_priv(dev); |
| 556 | #endif |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 557 | mac = fm_eth->mac; |
| 558 | |
| 559 | /* graceful stop the transmission of frames */ |
| 560 | fmc_tx_port_graceful_stop_enable(fm_eth); |
| 561 | /* disable bmi Tx port */ |
| 562 | bmi_tx_port_disable(fm_eth->tx_port); |
| 563 | /* disable MAC rx/tx port */ |
| 564 | mac->disable_mac(mac); |
| 565 | /* disable bmi Rx port */ |
| 566 | bmi_rx_port_disable(fm_eth->rx_port); |
| 567 | |
Shaohui Xie | ab687cc | 2015-10-26 19:47:46 +0800 | [diff] [blame] | 568 | #ifdef CONFIG_PHYLIB |
Codrin Ciubotariu | 1ee90f9 | 2015-01-12 14:08:29 +0200 | [diff] [blame] | 569 | if (fm_eth->phydev) |
| 570 | phy_shutdown(fm_eth->phydev); |
Shaohui Xie | ab687cc | 2015-10-26 19:47:46 +0800 | [diff] [blame] | 571 | #endif |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 572 | } |
| 573 | |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 574 | #ifndef CONFIG_DM_ETH |
Joe Hershberger | 44cfb45 | 2012-05-22 07:56:15 +0000 | [diff] [blame] | 575 | static int fm_eth_send(struct eth_device *dev, void *buf, int len) |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 576 | #else |
| 577 | static int fm_eth_send(struct udevice *dev, void *buf, int len) |
| 578 | #endif |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 579 | { |
| 580 | struct fm_eth *fm_eth; |
| 581 | struct fm_port_global_pram *pram; |
| 582 | struct fm_port_bd *txbd, *txbd_base; |
| 583 | u16 offset_in; |
| 584 | int i; |
| 585 | |
Simon Glass | 9558862 | 2020-12-22 19:30:28 -0700 | [diff] [blame] | 586 | #ifndef CONFIG_DM_ETH |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 587 | fm_eth = (struct fm_eth *)dev->priv; |
Simon Glass | 9558862 | 2020-12-22 19:30:28 -0700 | [diff] [blame] | 588 | #else |
| 589 | fm_eth = dev_get_priv(dev); |
| 590 | #endif |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 591 | pram = fm_eth->tx_pram; |
| 592 | txbd = fm_eth->cur_txbd; |
| 593 | |
| 594 | /* find one empty TxBD */ |
Hou Zhiqiang | 3a25ece | 2015-10-26 19:47:43 +0800 | [diff] [blame] | 595 | for (i = 0; muram_readw(&txbd->status) & TxBD_READY; i++) { |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 596 | udelay(100); |
| 597 | if (i > 0x1000) { |
Hou Zhiqiang | 3a25ece | 2015-10-26 19:47:43 +0800 | [diff] [blame] | 598 | printf("%s: Tx buffer not ready, txbd->status = 0x%x\n", |
| 599 | dev->name, muram_readw(&txbd->status)); |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 600 | return 0; |
| 601 | } |
| 602 | } |
| 603 | /* setup TxBD */ |
Hou Zhiqiang | ea52d33 | 2015-10-26 19:47:44 +0800 | [diff] [blame] | 604 | muram_writew(&txbd->buf_ptr_hi, (u16)upper_32_bits(virt_to_phys(buf))); |
| 605 | out_be32(&txbd->buf_ptr_lo, lower_32_bits(virt_to_phys(buf))); |
Hou Zhiqiang | 3a25ece | 2015-10-26 19:47:43 +0800 | [diff] [blame] | 606 | muram_writew(&txbd->len, len); |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 607 | sync(); |
Hou Zhiqiang | 3a25ece | 2015-10-26 19:47:43 +0800 | [diff] [blame] | 608 | muram_writew(&txbd->status, TxBD_READY | TxBD_LAST); |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 609 | sync(); |
| 610 | |
| 611 | /* update TxQD, let RISC to send the packet */ |
| 612 | offset_in = muram_readw(&pram->txqd.offset_in); |
| 613 | offset_in += sizeof(struct fm_port_bd); |
| 614 | if (offset_in >= muram_readw(&pram->txqd.bd_ring_size)) |
| 615 | offset_in = 0; |
| 616 | muram_writew(&pram->txqd.offset_in, offset_in); |
| 617 | sync(); |
| 618 | |
| 619 | /* wait for buffer to be transmitted */ |
Hou Zhiqiang | 3a25ece | 2015-10-26 19:47:43 +0800 | [diff] [blame] | 620 | for (i = 0; muram_readw(&txbd->status) & TxBD_READY; i++) { |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 621 | udelay(100); |
| 622 | if (i > 0x10000) { |
Hou Zhiqiang | 3a25ece | 2015-10-26 19:47:43 +0800 | [diff] [blame] | 623 | printf("%s: Tx error, txbd->status = 0x%x\n", |
| 624 | dev->name, muram_readw(&txbd->status)); |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 625 | return 0; |
| 626 | } |
| 627 | } |
| 628 | |
| 629 | /* advance the TxBD */ |
| 630 | txbd++; |
| 631 | txbd_base = (struct fm_port_bd *)fm_eth->tx_bd_ring; |
| 632 | if (txbd >= (txbd_base + TX_BD_RING_SIZE)) |
| 633 | txbd = txbd_base; |
| 634 | /* update current txbd */ |
| 635 | fm_eth->cur_txbd = (void *)txbd; |
| 636 | |
| 637 | return 1; |
| 638 | } |
| 639 | |
Madalin Bucur | 248f920 | 2020-04-23 16:25:17 +0300 | [diff] [blame] | 640 | static struct fm_port_bd *fm_eth_free_one(struct fm_eth *fm_eth, |
| 641 | struct fm_port_bd *rxbd) |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 642 | { |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 643 | struct fm_port_global_pram *pram; |
Madalin Bucur | 248f920 | 2020-04-23 16:25:17 +0300 | [diff] [blame] | 644 | struct fm_port_bd *rxbd_base; |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 645 | u16 offset_out; |
| 646 | |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 647 | pram = fm_eth->rx_pram; |
Madalin Bucur | 248f920 | 2020-04-23 16:25:17 +0300 | [diff] [blame] | 648 | |
| 649 | /* clear the RxBDs */ |
| 650 | muram_writew(&rxbd->status, RxBD_EMPTY); |
| 651 | muram_writew(&rxbd->len, 0); |
| 652 | sync(); |
| 653 | |
| 654 | /* advance RxBD */ |
| 655 | rxbd++; |
| 656 | rxbd_base = (struct fm_port_bd *)fm_eth->rx_bd_ring; |
| 657 | if (rxbd >= (rxbd_base + RX_BD_RING_SIZE)) |
| 658 | rxbd = rxbd_base; |
| 659 | |
| 660 | /* update RxQD */ |
| 661 | offset_out = muram_readw(&pram->rxqd.offset_out); |
| 662 | offset_out += sizeof(struct fm_port_bd); |
| 663 | if (offset_out >= muram_readw(&pram->rxqd.bd_ring_size)) |
| 664 | offset_out = 0; |
| 665 | muram_writew(&pram->rxqd.offset_out, offset_out); |
| 666 | sync(); |
| 667 | |
| 668 | return rxbd; |
| 669 | } |
| 670 | |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 671 | #ifndef CONFIG_DM_ETH |
Madalin Bucur | 248f920 | 2020-04-23 16:25:17 +0300 | [diff] [blame] | 672 | static int fm_eth_recv(struct eth_device *dev) |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 673 | #else |
| 674 | static int fm_eth_recv(struct udevice *dev, int flags, uchar **packetp) |
| 675 | #endif |
Madalin Bucur | 248f920 | 2020-04-23 16:25:17 +0300 | [diff] [blame] | 676 | { |
Simon Glass | 9558862 | 2020-12-22 19:30:28 -0700 | [diff] [blame] | 677 | struct fm_eth *fm_eth; |
| 678 | struct fm_port_bd *rxbd; |
Madalin Bucur | 248f920 | 2020-04-23 16:25:17 +0300 | [diff] [blame] | 679 | u32 buf_lo, buf_hi; |
| 680 | u16 status, len; |
| 681 | int ret = -1; |
| 682 | u8 *data; |
| 683 | |
Simon Glass | 9558862 | 2020-12-22 19:30:28 -0700 | [diff] [blame] | 684 | #ifndef CONFIG_DM_ETH |
| 685 | fm_eth = (struct fm_eth *)dev->priv; |
| 686 | #else |
| 687 | fm_eth = dev_get_priv(dev); |
| 688 | #endif |
| 689 | rxbd = fm_eth->cur_rxbd; |
Hou Zhiqiang | 3a25ece | 2015-10-26 19:47:43 +0800 | [diff] [blame] | 690 | status = muram_readw(&rxbd->status); |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 691 | |
| 692 | while (!(status & RxBD_EMPTY)) { |
| 693 | if (!(status & RxBD_ERROR)) { |
Hou Zhiqiang | ea52d33 | 2015-10-26 19:47:44 +0800 | [diff] [blame] | 694 | buf_hi = muram_readw(&rxbd->buf_ptr_hi); |
| 695 | buf_lo = in_be32(&rxbd->buf_ptr_lo); |
| 696 | data = (u8 *)((ulong)(buf_hi << 16) << 16 | buf_lo); |
Hou Zhiqiang | 3a25ece | 2015-10-26 19:47:43 +0800 | [diff] [blame] | 697 | len = muram_readw(&rxbd->len); |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 698 | #ifndef CONFIG_DM_ETH |
Joe Hershberger | 9f09a36 | 2015-04-08 01:41:06 -0500 | [diff] [blame] | 699 | net_process_received_packet(data, len); |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 700 | #else |
| 701 | *packetp = data; |
| 702 | return len; |
| 703 | #endif |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 704 | } else { |
| 705 | printf("%s: Rx error\n", dev->name); |
Daniel Inderbitzin | fdbc5c7 | 2015-07-10 14:06:02 +0200 | [diff] [blame] | 706 | ret = 0; |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 707 | } |
| 708 | |
Madalin Bucur | 248f920 | 2020-04-23 16:25:17 +0300 | [diff] [blame] | 709 | /* free current bd, advance to next one */ |
| 710 | rxbd = fm_eth_free_one(fm_eth, rxbd); |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 711 | |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 712 | /* read next status */ |
Hou Zhiqiang | 3a25ece | 2015-10-26 19:47:43 +0800 | [diff] [blame] | 713 | status = muram_readw(&rxbd->status); |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 714 | } |
| 715 | fm_eth->cur_rxbd = (void *)rxbd; |
| 716 | |
Daniel Inderbitzin | fdbc5c7 | 2015-07-10 14:06:02 +0200 | [diff] [blame] | 717 | return ret; |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 718 | } |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 719 | |
| 720 | #ifdef CONFIG_DM_ETH |
| 721 | static int fm_eth_free_pkt(struct udevice *dev, uchar *packet, int length) |
| 722 | { |
Simon Glass | 9558862 | 2020-12-22 19:30:28 -0700 | [diff] [blame] | 723 | struct fm_eth *fm_eth = (struct fm_eth *)dev_get_priv(dev); |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 724 | |
| 725 | fm_eth->cur_rxbd = fm_eth_free_one(fm_eth, fm_eth->cur_rxbd); |
| 726 | |
| 727 | return 0; |
| 728 | } |
| 729 | #endif /* CONFIG_DM_ETH */ |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 730 | |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 731 | #ifndef CONFIG_DM_ETH |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 732 | static int fm_eth_init_mac(struct fm_eth *fm_eth, struct ccsr_fman *reg) |
| 733 | { |
| 734 | struct fsl_enet_mac *mac; |
| 735 | int num; |
| 736 | void *base, *phyregs = NULL; |
| 737 | |
| 738 | num = fm_eth->num; |
| 739 | |
Roy Zang | bafd803 | 2012-10-08 07:44:21 +0000 | [diff] [blame] | 740 | #ifdef CONFIG_SYS_FMAN_V3 |
Shengzhou Liu | a1ccdff | 2014-11-24 17:11:57 +0800 | [diff] [blame] | 741 | #ifndef CONFIG_FSL_FM_10GEC_REGULAR_NOTATION |
Shengzhou Liu | 4227e49 | 2013-11-22 17:39:09 +0800 | [diff] [blame] | 742 | if (fm_eth->type == FM_ETH_10G_E) { |
Shengzhou Liu | a1ccdff | 2014-11-24 17:11:57 +0800 | [diff] [blame] | 743 | /* 10GEC1/10GEC2 use mEMAC9/mEMAC10 on T2080/T4240. |
| 744 | * 10GEC3/10GEC4 use mEMAC1/mEMAC2 on T2080. |
| 745 | * 10GEC1 uses mEMAC1 on T1024. |
Shengzhou Liu | 4227e49 | 2013-11-22 17:39:09 +0800 | [diff] [blame] | 746 | * so it needs to change the num. |
| 747 | */ |
| 748 | if (fm_eth->num >= 2) |
| 749 | num -= 2; |
| 750 | else |
| 751 | num += 8; |
| 752 | } |
Shengzhou Liu | a1ccdff | 2014-11-24 17:11:57 +0800 | [diff] [blame] | 753 | #endif |
Roy Zang | bafd803 | 2012-10-08 07:44:21 +0000 | [diff] [blame] | 754 | base = ®->memac[num].fm_memac; |
| 755 | phyregs = ®->memac[num].fm_memac_mdio; |
| 756 | #else |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 757 | /* Get the mac registers base address */ |
| 758 | if (fm_eth->type == FM_ETH_1G_E) { |
| 759 | base = ®->mac_1g[num].fm_dtesc; |
Timur Tabi | fae3da2 | 2011-10-04 16:44:43 -0500 | [diff] [blame] | 760 | phyregs = ®->mac_1g[num].fm_mdio.miimcfg; |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 761 | } else { |
| 762 | base = ®->mac_10g[num].fm_10gec; |
| 763 | phyregs = ®->mac_10g[num].fm_10gec_mdio; |
| 764 | } |
Roy Zang | bafd803 | 2012-10-08 07:44:21 +0000 | [diff] [blame] | 765 | #endif |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 766 | |
| 767 | /* alloc mac controller */ |
| 768 | mac = malloc(sizeof(struct fsl_enet_mac)); |
| 769 | if (!mac) |
Hou Zhiqiang | a02fc98 | 2015-10-26 19:47:45 +0800 | [diff] [blame] | 770 | return -ENOMEM; |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 771 | memset(mac, 0, sizeof(struct fsl_enet_mac)); |
| 772 | |
| 773 | /* save the mac to fm_eth struct */ |
| 774 | fm_eth->mac = mac; |
| 775 | |
Roy Zang | bafd803 | 2012-10-08 07:44:21 +0000 | [diff] [blame] | 776 | #ifdef CONFIG_SYS_FMAN_V3 |
| 777 | init_memac(mac, base, phyregs, MAX_RXBUF_LEN); |
| 778 | #else |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 779 | if (fm_eth->type == FM_ETH_1G_E) |
Timur Tabi | fae3da2 | 2011-10-04 16:44:43 -0500 | [diff] [blame] | 780 | init_dtsec(mac, base, phyregs, MAX_RXBUF_LEN); |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 781 | else |
| 782 | init_tgec(mac, base, phyregs, MAX_RXBUF_LEN); |
Roy Zang | bafd803 | 2012-10-08 07:44:21 +0000 | [diff] [blame] | 783 | #endif |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 784 | |
Hou Zhiqiang | a02fc98 | 2015-10-26 19:47:45 +0800 | [diff] [blame] | 785 | return 0; |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 786 | } |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 787 | #else /* CONFIG_DM_ETH */ |
| 788 | static int fm_eth_init_mac(struct fm_eth *fm_eth, void *reg) |
| 789 | { |
| 790 | #ifndef CONFIG_SYS_FMAN_V3 |
| 791 | void *mdio; |
| 792 | #endif |
| 793 | |
| 794 | fm_eth->mac = kzalloc(sizeof(*fm_eth->mac), GFP_KERNEL); |
| 795 | if (!fm_eth->mac) |
| 796 | return -ENOMEM; |
| 797 | |
| 798 | #ifndef CONFIG_SYS_FMAN_V3 |
| 799 | mdio = fman_mdio(fm_eth->dev->parent, fm_eth->mac_type, fm_eth->num); |
| 800 | debug("MDIO %d @ %p\n", fm_eth->num, mdio); |
| 801 | #endif |
| 802 | |
| 803 | switch (fm_eth->mac_type) { |
| 804 | #ifdef CONFIG_SYS_FMAN_V3 |
| 805 | case FM_MEMAC: |
| 806 | init_memac(fm_eth->mac, reg, NULL, MAX_RXBUF_LEN); |
| 807 | break; |
| 808 | #else |
| 809 | case FM_DTSEC: |
| 810 | init_dtsec(fm_eth->mac, reg, mdio, MAX_RXBUF_LEN); |
| 811 | break; |
| 812 | case FM_TGEC: |
| 813 | init_tgec(fm_eth->mac, reg, mdio, MAX_RXBUF_LEN); |
| 814 | break; |
| 815 | #endif |
| 816 | } |
| 817 | |
| 818 | return 0; |
| 819 | } |
| 820 | #endif /* CONFIG_DM_ETH */ |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 821 | |
Madalin Bucur | 11fa7a3 | 2020-04-23 16:25:16 +0300 | [diff] [blame] | 822 | static int init_phy(struct fm_eth *fm_eth) |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 823 | { |
Shaohui Xie | ab687cc | 2015-10-26 19:47:46 +0800 | [diff] [blame] | 824 | #ifdef CONFIG_PHYLIB |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 825 | u32 supported = PHY_GBIT_FEATURES; |
| 826 | #ifndef CONFIG_DM_ETH |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 827 | struct phy_device *phydev = NULL; |
Shaohui Xie | ab687cc | 2015-10-26 19:47:46 +0800 | [diff] [blame] | 828 | #endif |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 829 | |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 830 | if (fm_eth->type == FM_ETH_10G_E) |
| 831 | supported = PHY_10G_FEATURES; |
Vladimir Oltean | 6caef97 | 2021-09-18 15:32:35 +0300 | [diff] [blame] | 832 | if (fm_eth->enet_if == PHY_INTERFACE_MODE_2500BASEX) |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 833 | supported |= SUPPORTED_2500baseX_Full; |
| 834 | #endif |
| 835 | |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 836 | if (fm_eth->type == FM_ETH_1G_E) |
Madalin Bucur | 11fa7a3 | 2020-04-23 16:25:16 +0300 | [diff] [blame] | 837 | dtsec_init_phy(fm_eth); |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 838 | |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 839 | #ifdef CONFIG_DM_ETH |
| 840 | #ifdef CONFIG_PHYLIB |
| 841 | #ifdef CONFIG_DM_MDIO |
| 842 | fm_eth->phydev = dm_eth_phy_connect(fm_eth->dev); |
| 843 | if (!fm_eth->phydev) |
| 844 | return -ENODEV; |
| 845 | #endif |
| 846 | fm_eth->phydev->advertising &= supported; |
| 847 | fm_eth->phydev->supported &= supported; |
| 848 | |
| 849 | phy_config(fm_eth->phydev); |
| 850 | #endif |
| 851 | #else /* CONFIG_DM_ETH */ |
Shaohui Xie | ab687cc | 2015-10-26 19:47:46 +0800 | [diff] [blame] | 852 | #ifdef CONFIG_PHYLIB |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 853 | if (fm_eth->bus) { |
Madalin Bucur | 11fa7a3 | 2020-04-23 16:25:16 +0300 | [diff] [blame] | 854 | phydev = phy_connect(fm_eth->bus, fm_eth->phyaddr, fm_eth->dev, |
| 855 | fm_eth->enet_if); |
Codrin Ciubotariu | 1ee90f9 | 2015-01-12 14:08:29 +0200 | [diff] [blame] | 856 | if (!phydev) { |
| 857 | printf("Failed to connect\n"); |
| 858 | return -1; |
| 859 | } |
| 860 | } else { |
| 861 | return 0; |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 862 | } |
| 863 | |
| 864 | if (fm_eth->type == FM_ETH_1G_E) { |
| 865 | supported = (SUPPORTED_10baseT_Half | |
| 866 | SUPPORTED_10baseT_Full | |
| 867 | SUPPORTED_100baseT_Half | |
| 868 | SUPPORTED_100baseT_Full | |
| 869 | SUPPORTED_1000baseT_Full); |
| 870 | } else { |
| 871 | supported = SUPPORTED_10000baseT_Full; |
| 872 | |
Madalin Bucur | 11fa7a3 | 2020-04-23 16:25:16 +0300 | [diff] [blame] | 873 | if (tgec_is_fibre(fm_eth)) |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 874 | phydev->port = PORT_FIBRE; |
| 875 | } |
| 876 | |
| 877 | phydev->supported &= supported; |
| 878 | phydev->advertising = phydev->supported; |
| 879 | |
| 880 | fm_eth->phydev = phydev; |
| 881 | |
| 882 | phy_config(phydev); |
| 883 | #endif |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 884 | #endif /* CONFIG_DM_ETH */ |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 885 | return 0; |
| 886 | } |
| 887 | |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 888 | #ifndef CONFIG_DM_ETH |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 889 | int fm_eth_initialize(struct ccsr_fman *reg, struct fm_eth_info *info) |
| 890 | { |
| 891 | struct eth_device *dev; |
| 892 | struct fm_eth *fm_eth; |
| 893 | int i, num = info->num; |
Hou Zhiqiang | a02fc98 | 2015-10-26 19:47:45 +0800 | [diff] [blame] | 894 | int ret; |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 895 | |
| 896 | /* alloc eth device */ |
| 897 | dev = (struct eth_device *)malloc(sizeof(struct eth_device)); |
| 898 | if (!dev) |
Hou Zhiqiang | a02fc98 | 2015-10-26 19:47:45 +0800 | [diff] [blame] | 899 | return -ENOMEM; |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 900 | memset(dev, 0, sizeof(struct eth_device)); |
| 901 | |
| 902 | /* alloc the FMan ethernet private struct */ |
| 903 | fm_eth = (struct fm_eth *)malloc(sizeof(struct fm_eth)); |
| 904 | if (!fm_eth) |
Hou Zhiqiang | a02fc98 | 2015-10-26 19:47:45 +0800 | [diff] [blame] | 905 | return -ENOMEM; |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 906 | memset(fm_eth, 0, sizeof(struct fm_eth)); |
| 907 | |
| 908 | /* save off some things we need from the info struct */ |
| 909 | fm_eth->fm_index = info->index - 1; /* keep as 0 based for muram */ |
| 910 | fm_eth->num = num; |
| 911 | fm_eth->type = info->type; |
| 912 | |
| 913 | fm_eth->rx_port = (void *)®->port[info->rx_port_id - 1].fm_bmi; |
| 914 | fm_eth->tx_port = (void *)®->port[info->tx_port_id - 1].fm_bmi; |
| 915 | |
| 916 | /* set the ethernet max receive length */ |
| 917 | fm_eth->max_rx_len = MAX_RXBUF_LEN; |
| 918 | |
| 919 | /* init global mac structure */ |
Hou Zhiqiang | a02fc98 | 2015-10-26 19:47:45 +0800 | [diff] [blame] | 920 | ret = fm_eth_init_mac(fm_eth, reg); |
| 921 | if (ret) |
| 922 | return ret; |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 923 | |
| 924 | /* keep same as the manual, we call FMAN1, FMAN2, DTSEC1, DTSEC2, etc */ |
| 925 | if (fm_eth->type == FM_ETH_1G_E) |
| 926 | sprintf(dev->name, "FM%d@DTSEC%d", info->index, num + 1); |
| 927 | else |
| 928 | sprintf(dev->name, "FM%d@TGEC%d", info->index, num + 1); |
| 929 | |
| 930 | devlist[num_controllers++] = dev; |
| 931 | dev->iobase = 0; |
| 932 | dev->priv = (void *)fm_eth; |
| 933 | dev->init = fm_eth_open; |
| 934 | dev->halt = fm_eth_halt; |
| 935 | dev->send = fm_eth_send; |
| 936 | dev->recv = fm_eth_recv; |
| 937 | fm_eth->dev = dev; |
| 938 | fm_eth->bus = info->bus; |
| 939 | fm_eth->phyaddr = info->phy_addr; |
| 940 | fm_eth->enet_if = info->enet_if; |
| 941 | |
| 942 | /* startup the FM im */ |
Hou Zhiqiang | a02fc98 | 2015-10-26 19:47:45 +0800 | [diff] [blame] | 943 | ret = fm_eth_startup(fm_eth); |
| 944 | if (ret) |
| 945 | return ret; |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 946 | |
Madalin Bucur | 11fa7a3 | 2020-04-23 16:25:16 +0300 | [diff] [blame] | 947 | init_phy(fm_eth); |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 948 | |
| 949 | /* clear the ethernet address */ |
| 950 | for (i = 0; i < 6; i++) |
| 951 | dev->enetaddr[i] = 0; |
| 952 | eth_register(dev); |
| 953 | |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 954 | return 0; |
| 955 | } |
| 956 | #else /* CONFIG_DM_ETH */ |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 957 | |
| 958 | static int fm_eth_bind(struct udevice *dev) |
| 959 | { |
| 960 | char mac_name[11]; |
| 961 | u32 fm, num; |
| 962 | |
Simon Glass | a7ece58 | 2020-12-19 10:40:14 -0700 | [diff] [blame] | 963 | if (ofnode_read_u32(ofnode_get_parent(dev_ofnode(dev)), "cell-index", &fm)) { |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 964 | printf("FMan node property cell-index missing\n"); |
| 965 | return -EINVAL; |
| 966 | } |
| 967 | |
| 968 | if (dev && dev_read_u32(dev, "cell-index", &num)) { |
| 969 | printf("FMan MAC node property cell-index missing\n"); |
| 970 | return -EINVAL; |
| 971 | } |
| 972 | |
| 973 | sprintf(mac_name, "fm%d-mac%d", fm + 1, num + 1); |
| 974 | device_set_name(dev, mac_name); |
| 975 | |
| 976 | debug("%s - binding %s\n", __func__, mac_name); |
| 977 | |
| 978 | return 0; |
| 979 | } |
| 980 | |
| 981 | static struct udevice *fm_get_internal_mdio(struct udevice *dev) |
| 982 | { |
| 983 | struct ofnode_phandle_args phandle = {.node = ofnode_null()}; |
| 984 | struct udevice *mdiodev; |
| 985 | |
| 986 | if (dev_read_phandle_with_args(dev, "pcsphy-handle", NULL, |
| 987 | 0, 0, &phandle) || |
| 988 | !ofnode_valid(phandle.node)) { |
| 989 | if (dev_read_phandle_with_args(dev, "tbi-handle", NULL, |
| 990 | 0, 0, &phandle) || |
| 991 | !ofnode_valid(phandle.node)) { |
| 992 | printf("Issue reading pcsphy-handle/tbi-handle for MAC %s\n", |
| 993 | dev->name); |
| 994 | return NULL; |
| 995 | } |
| 996 | } |
| 997 | |
| 998 | if (uclass_get_device_by_ofnode(UCLASS_MDIO, |
| 999 | ofnode_get_parent(phandle.node), |
| 1000 | &mdiodev)) { |
| 1001 | printf("can't find MDIO bus for node %s\n", |
| 1002 | ofnode_get_name(ofnode_get_parent(phandle.node))); |
| 1003 | return NULL; |
| 1004 | } |
| 1005 | debug("Found internal MDIO bus %p\n", mdiodev); |
| 1006 | |
| 1007 | return mdiodev; |
| 1008 | } |
| 1009 | |
| 1010 | static int fm_eth_probe(struct udevice *dev) |
| 1011 | { |
Simon Glass | 9558862 | 2020-12-22 19:30:28 -0700 | [diff] [blame] | 1012 | struct fm_eth *fm_eth = (struct fm_eth *)dev_get_priv(dev); |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 1013 | struct ofnode_phandle_args args; |
| 1014 | void *reg; |
| 1015 | int ret, index; |
| 1016 | |
| 1017 | debug("%s enter for dev %p fm_eth %p - %s\n", __func__, dev, fm_eth, |
| 1018 | (dev) ? dev->name : "-"); |
| 1019 | |
| 1020 | if (fm_eth->dev) { |
| 1021 | printf("%s already probed, exit\n", (dev) ? dev->name : "-"); |
| 1022 | return 0; |
| 1023 | } |
| 1024 | |
| 1025 | fm_eth->dev = dev; |
| 1026 | fm_eth->fm_index = fman_id(dev->parent); |
| 1027 | reg = (void *)(uintptr_t)dev_read_addr(dev); |
| 1028 | fm_eth->mac_type = dev_get_driver_data(dev); |
| 1029 | #ifdef CONFIG_PHYLIB |
Marek BehĂșn | bc19477 | 2022-04-07 00:33:01 +0200 | [diff] [blame] | 1030 | fm_eth->enet_if = dev_read_phy_mode(dev); |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 1031 | #else |
| 1032 | fm_eth->enet_if = PHY_INTERFACE_MODE_SGMII; |
| 1033 | printf("%s: warning - unable to determine interface type\n", __func__); |
| 1034 | #endif |
| 1035 | switch (fm_eth->mac_type) { |
| 1036 | #ifndef CONFIG_SYS_FMAN_V3 |
| 1037 | case FM_TGEC: |
| 1038 | fm_eth->type = FM_ETH_10G_E; |
| 1039 | break; |
| 1040 | case FM_DTSEC: |
| 1041 | #else |
| 1042 | case FM_MEMAC: |
| 1043 | /* default to 1G, 10G is indicated by port property in dts */ |
| 1044 | #endif |
| 1045 | fm_eth->type = FM_ETH_1G_E; |
| 1046 | break; |
| 1047 | } |
| 1048 | |
| 1049 | if (dev_read_u32(dev, "cell-index", &fm_eth->num)) { |
| 1050 | printf("FMan MAC node property cell-index missing\n"); |
| 1051 | return -EINVAL; |
| 1052 | } |
| 1053 | |
| 1054 | if (dev_read_phandle_with_args(dev, "fsl,fman-ports", NULL, |
| 1055 | 0, 0, &args)) |
| 1056 | goto ports_ref_failure; |
| 1057 | index = ofnode_read_u32_default(args.node, "cell-index", 0); |
| 1058 | if (index <= 0) |
| 1059 | goto ports_ref_failure; |
| 1060 | fm_eth->rx_port = fman_port(dev->parent, index); |
| 1061 | |
| 1062 | if (ofnode_read_bool(args.node, "fsl,fman-10g-port")) |
| 1063 | fm_eth->type = FM_ETH_10G_E; |
| 1064 | |
| 1065 | if (dev_read_phandle_with_args(dev, "fsl,fman-ports", NULL, |
| 1066 | 0, 1, &args)) |
| 1067 | goto ports_ref_failure; |
| 1068 | index = ofnode_read_u32_default(args.node, "cell-index", 0); |
| 1069 | if (index <= 0) |
| 1070 | goto ports_ref_failure; |
| 1071 | fm_eth->tx_port = fman_port(dev->parent, index); |
| 1072 | |
| 1073 | /* set the ethernet max receive length */ |
| 1074 | fm_eth->max_rx_len = MAX_RXBUF_LEN; |
| 1075 | |
| 1076 | switch (fm_eth->enet_if) { |
| 1077 | case PHY_INTERFACE_MODE_QSGMII: |
| 1078 | /* all PCS blocks are accessed on one controller */ |
| 1079 | if (fm_eth->num != 0) |
| 1080 | break; |
| 1081 | case PHY_INTERFACE_MODE_SGMII: |
Vladimir Oltean | 6caef97 | 2021-09-18 15:32:35 +0300 | [diff] [blame] | 1082 | case PHY_INTERFACE_MODE_2500BASEX: |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 1083 | fm_eth->pcs_mdio = fm_get_internal_mdio(dev); |
| 1084 | break; |
| 1085 | default: |
| 1086 | break; |
| 1087 | } |
| 1088 | |
| 1089 | /* init global mac structure */ |
| 1090 | ret = fm_eth_init_mac(fm_eth, reg); |
| 1091 | if (ret) |
| 1092 | return ret; |
| 1093 | |
| 1094 | /* startup the FM im */ |
| 1095 | ret = fm_eth_startup(fm_eth); |
| 1096 | |
| 1097 | if (!ret) |
| 1098 | ret = init_phy(fm_eth); |
| 1099 | |
| 1100 | return ret; |
| 1101 | |
| 1102 | ports_ref_failure: |
| 1103 | printf("Issue reading fsl,fman-ports for MAC %s\n", dev->name); |
| 1104 | return -ENOENT; |
| 1105 | } |
| 1106 | |
| 1107 | static int fm_eth_remove(struct udevice *dev) |
| 1108 | { |
Hou Zhiqiang | a02fc98 | 2015-10-26 19:47:45 +0800 | [diff] [blame] | 1109 | return 0; |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 1110 | } |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 1111 | |
| 1112 | static const struct eth_ops fm_eth_ops = { |
| 1113 | .start = fm_eth_open, |
| 1114 | .send = fm_eth_send, |
| 1115 | .recv = fm_eth_recv, |
| 1116 | .free_pkt = fm_eth_free_pkt, |
| 1117 | .stop = fm_eth_halt, |
| 1118 | }; |
| 1119 | |
| 1120 | static const struct udevice_id fm_eth_ids[] = { |
| 1121 | #ifdef CONFIG_SYS_FMAN_V3 |
| 1122 | { .compatible = "fsl,fman-memac", .data = FM_MEMAC }, |
| 1123 | #else |
| 1124 | { .compatible = "fsl,fman-dtsec", .data = FM_DTSEC }, |
| 1125 | { .compatible = "fsl,fman-xgec", .data = FM_TGEC }, |
| 1126 | #endif |
| 1127 | {} |
| 1128 | }; |
| 1129 | |
| 1130 | U_BOOT_DRIVER(eth_fman) = { |
| 1131 | .name = "eth_fman", |
| 1132 | .id = UCLASS_ETH, |
| 1133 | .of_match = fm_eth_ids, |
| 1134 | .bind = fm_eth_bind, |
| 1135 | .probe = fm_eth_probe, |
| 1136 | .remove = fm_eth_remove, |
| 1137 | .ops = &fm_eth_ops, |
Simon Glass | 8a2b47f | 2020-12-03 16:55:17 -0700 | [diff] [blame] | 1138 | .priv_auto = sizeof(struct fm_eth), |
Simon Glass | 71fa5b4 | 2020-12-03 16:55:18 -0700 | [diff] [blame] | 1139 | .plat_auto = sizeof(struct eth_pdata), |
Madalin Bucur | b76b0a6 | 2020-04-23 16:25:19 +0300 | [diff] [blame] | 1140 | .flags = DM_FLAG_ALLOC_PRIV_DMA, |
| 1141 | }; |
| 1142 | #endif /* CONFIG_DM_ETH */ |