blob: 1ffe9e2b7a583ba8602602cc7e7b43d9821aaf95 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Kumar Gala2683c532011-04-13 08:37:44 -05002/*
Roy Zangbafd8032012-10-08 07:44:21 +00003 * Copyright 2009-2012 Freescale Semiconductor, Inc.
Madalin Bucurb76b0a62020-04-23 16:25:19 +03004 * Copyright 2020 NXP
Kumar Gala2683c532011-04-13 08:37:44 -05005 * Dave Liu <daveliu@freescale.com>
Kumar Gala2683c532011-04-13 08:37:44 -05006 */
7#include <common.h>
Simon Glass0f2af882020-05-10 11:40:05 -06008#include <log.h>
Simon Glass655306c2020-05-10 11:39:58 -06009#include <part.h>
Kumar Gala2683c532011-04-13 08:37:44 -050010#include <asm/io.h>
Madalin Bucurb76b0a62020-04-23 16:25:19 +030011#ifdef CONFIG_DM_ETH
12#include <dm.h>
13#include <dm/ofnode.h>
14#include <linux/compat.h>
15#include <phy_interface.h>
16#endif
Kumar Gala2683c532011-04-13 08:37:44 -050017#include <malloc.h>
18#include <net.h>
19#include <hwconfig.h>
20#include <fm_eth.h>
21#include <fsl_mdio.h>
22#include <miiphy.h>
23#include <phy.h>
Shaohui Xie513eaf22015-10-26 19:47:47 +080024#include <fsl_dtsec.h>
25#include <fsl_tgec.h>
Shaohui Xie835c72b2015-03-20 19:28:19 -070026#include <fsl_memac.h>
Simon Glassdbd79542020-05-10 11:40:11 -060027#include <linux/delay.h>
Kumar Gala2683c532011-04-13 08:37:44 -050028
29#include "fm.h"
30
Madalin Bucurb76b0a62020-04-23 16:25:19 +030031#ifndef CONFIG_DM_ETH
Kumar Gala2683c532011-04-13 08:37:44 -050032static struct eth_device *devlist[NUM_FM_PORTS];
33static int num_controllers;
Madalin Bucurb76b0a62020-04-23 16:25:19 +030034#endif
Kumar Gala2683c532011-04-13 08:37:44 -050035
36#if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) && !defined(BITBANGMII)
37
38#define TBIANA_SETTINGS (TBIANA_ASYMMETRIC_PAUSE | TBIANA_SYMMETRIC_PAUSE | \
39 TBIANA_FULL_DUPLEX)
40
41#define TBIANA_SGMII_ACK 0x4001
42
43#define TBICR_SETTINGS (TBICR_ANEG_ENABLE | TBICR_RESTART_ANEG | \
44 TBICR_FULL_DUPLEX | TBICR_SPEED1_SET)
45
46/* Configure the TBI for SGMII operation */
Kim Phillips914b0782012-10-29 13:34:34 +000047static void dtsec_configure_serdes(struct fm_eth *priv)
Kumar Gala2683c532011-04-13 08:37:44 -050048{
Roy Zangbafd8032012-10-08 07:44:21 +000049#ifdef CONFIG_SYS_FMAN_V3
50 u32 value;
51 struct mii_dev bus;
Shengzhou Liu95403682014-10-23 17:20:57 +080052 bool sgmii_2500 = (priv->enet_if ==
Vladimir Oltean6caef972021-09-18 15:32:35 +030053 PHY_INTERFACE_MODE_2500BASEX) ? true : false;
Madalin Bucurb76b0a62020-04-23 16:25:19 +030054 int i = 0, j;
55
56#ifndef CONFIG_DM_ETH
57 bus.priv = priv->mac->phyregs;
58#else
59 bus.priv = priv->pcs_mdio;
Madalin Bucurb76b0a62020-04-23 16:25:19 +030060 bus.read = memac_mdio_read;
61 bus.write = memac_mdio_write;
62 bus.reset = memac_mdio_reset;
Madalin Bucurd3e20b72020-05-04 13:09:12 +030063#endif
Roy Zangbafd8032012-10-08 07:44:21 +000064
Shaohui Xie1b295122015-10-26 19:47:48 +080065qsgmii_loop:
Shengzhou Liu95403682014-10-23 17:20:57 +080066 /* SGMII IF mode + AN enable only for 1G SGMII, not for 2.5G */
shaohui xiea3384a12016-11-15 14:36:47 +080067 if (sgmii_2500)
68 value = PHY_SGMII_CR_PHY_RESET |
69 PHY_SGMII_IF_SPEED_GIGABIT |
70 PHY_SGMII_IF_MODE_SGMII;
71 else
72 value = PHY_SGMII_IF_MODE_SGMII | PHY_SGMII_IF_MODE_AN;
Shengzhou Liu95403682014-10-23 17:20:57 +080073
Madalin Bucurb76b0a62020-04-23 16:25:19 +030074 for (j = 0; j <= 3; j++)
75 debug("dump PCS reg %#x: %#x\n", j,
76 memac_mdio_read(&bus, i, MDIO_DEVAD_NONE, j));
77
Shaohui Xie1b295122015-10-26 19:47:48 +080078 memac_mdio_write(&bus, i, MDIO_DEVAD_NONE, 0x14, value);
Roy Zangbafd8032012-10-08 07:44:21 +000079
80 /* Dev ability according to SGMII specification */
81 value = PHY_SGMII_DEV_ABILITY_SGMII;
Shaohui Xie1b295122015-10-26 19:47:48 +080082 memac_mdio_write(&bus, i, MDIO_DEVAD_NONE, 0x4, value);
Roy Zangbafd8032012-10-08 07:44:21 +000083
shaohui xiea3384a12016-11-15 14:36:47 +080084 if (sgmii_2500) {
85 /* Adjust link timer for 2.5G SGMII,
86 * 1.6 ms in units of 3.2 ns:
87 * 1.6ms / 3.2ns = 5 * 10^5 = 0x7a120.
88 */
89 memac_mdio_write(&bus, i, MDIO_DEVAD_NONE, 0x13, 0x0007);
90 memac_mdio_write(&bus, i, MDIO_DEVAD_NONE, 0x12, 0xa120);
91 } else {
92 /* Adjust link timer for SGMII,
93 * 1.6 ms in units of 8 ns:
94 * 1.6ms / 8ns = 2 * 10^5 = 0x30d40.
95 */
96 memac_mdio_write(&bus, i, MDIO_DEVAD_NONE, 0x13, 0x0003);
97 memac_mdio_write(&bus, i, MDIO_DEVAD_NONE, 0x12, 0x0d40);
98 }
Roy Zangbafd8032012-10-08 07:44:21 +000099
100 /* Restart AN */
shaohui xiea3384a12016-11-15 14:36:47 +0800101 value = PHY_SGMII_CR_DEF_VAL | PHY_SGMII_CR_RESET_AN;
Shaohui Xie1b295122015-10-26 19:47:48 +0800102 memac_mdio_write(&bus, i, MDIO_DEVAD_NONE, 0, value);
103
104 if ((priv->enet_if == PHY_INTERFACE_MODE_QSGMII) && (i < 3)) {
105 i++;
106 goto qsgmii_loop;
107 }
Roy Zangbafd8032012-10-08 07:44:21 +0000108#else
Kumar Gala2683c532011-04-13 08:37:44 -0500109 struct dtsec *regs = priv->mac->base;
110 struct tsec_mii_mng *phyregs = priv->mac->phyregs;
111
112 /*
113 * Access TBI PHY registers at given TSEC register offset as
114 * opposed to the register offset used for external PHY accesses
115 */
116 tsec_local_mdio_write(phyregs, in_be32(&regs->tbipa), 0, TBI_TBICON,
117 TBICON_CLK_SELECT);
118 tsec_local_mdio_write(phyregs, in_be32(&regs->tbipa), 0, TBI_ANA,
119 TBIANA_SGMII_ACK);
120 tsec_local_mdio_write(phyregs, in_be32(&regs->tbipa), 0,
121 TBI_CR, TBICR_SETTINGS);
Roy Zangbafd8032012-10-08 07:44:21 +0000122#endif
Kumar Gala2683c532011-04-13 08:37:44 -0500123}
124
Madalin Bucur11fa7a32020-04-23 16:25:16 +0300125static void dtsec_init_phy(struct fm_eth *fm_eth)
Kumar Gala2683c532011-04-13 08:37:44 -0500126{
Roy Zangbafd8032012-10-08 07:44:21 +0000127#ifndef CONFIG_SYS_FMAN_V3
shaohui xie842e59e2012-10-11 20:25:36 +0000128 struct dtsec *regs = (struct dtsec *)CONFIG_SYS_FSL_FM1_DTSEC1_ADDR;
129
Kumar Gala2683c532011-04-13 08:37:44 -0500130 /* Assign a Physical address to the TBI */
131 out_be32(&regs->tbipa, CONFIG_SYS_TBIPA_VALUE);
Roy Zangbafd8032012-10-08 07:44:21 +0000132#endif
Kumar Gala2683c532011-04-13 08:37:44 -0500133
Shengzhou Liu95403682014-10-23 17:20:57 +0800134 if (fm_eth->enet_if == PHY_INTERFACE_MODE_SGMII ||
Shaohui Xie1b295122015-10-26 19:47:48 +0800135 fm_eth->enet_if == PHY_INTERFACE_MODE_QSGMII ||
Vladimir Oltean6caef972021-09-18 15:32:35 +0300136 fm_eth->enet_if == PHY_INTERFACE_MODE_2500BASEX)
Kumar Gala2683c532011-04-13 08:37:44 -0500137 dtsec_configure_serdes(fm_eth);
138}
139
Madalin Bucurb76b0a62020-04-23 16:25:19 +0300140#ifndef CONFIG_DM_ETH
Shaohui Xieab687cc2015-10-26 19:47:46 +0800141#ifdef CONFIG_PHYLIB
Madalin Bucur11fa7a32020-04-23 16:25:16 +0300142static int tgec_is_fibre(struct fm_eth *fm)
Kumar Gala2683c532011-04-13 08:37:44 -0500143{
Kumar Gala2683c532011-04-13 08:37:44 -0500144 char phyopt[20];
145
146 sprintf(phyopt, "fsl_fm%d_xaui_phy", fm->fm_index + 1);
147
148 return hwconfig_arg_cmp(phyopt, "xfi");
149}
150#endif
Madalin Bucurb76b0a62020-04-23 16:25:19 +0300151#endif /* CONFIG_DM_ETH */
Shaohui Xieab687cc2015-10-26 19:47:46 +0800152#endif
Kumar Gala2683c532011-04-13 08:37:44 -0500153
154static u16 muram_readw(u16 *addr)
155{
Hou Zhiqiangea52d332015-10-26 19:47:44 +0800156 ulong base = (ulong)addr & ~0x3UL;
157 u32 val32 = in_be32((void *)base);
Kumar Gala2683c532011-04-13 08:37:44 -0500158 int byte_pos;
159 u16 ret;
160
Hou Zhiqiangea52d332015-10-26 19:47:44 +0800161 byte_pos = (ulong)addr & 0x3UL;
Kumar Gala2683c532011-04-13 08:37:44 -0500162 if (byte_pos)
163 ret = (u16)(val32 & 0x0000ffff);
164 else
165 ret = (u16)((val32 & 0xffff0000) >> 16);
166
167 return ret;
168}
169
170static void muram_writew(u16 *addr, u16 val)
171{
Hou Zhiqiangea52d332015-10-26 19:47:44 +0800172 ulong base = (ulong)addr & ~0x3UL;
173 u32 org32 = in_be32((void *)base);
Kumar Gala2683c532011-04-13 08:37:44 -0500174 u32 val32;
175 int byte_pos;
176
Hou Zhiqiangea52d332015-10-26 19:47:44 +0800177 byte_pos = (ulong)addr & 0x3UL;
Kumar Gala2683c532011-04-13 08:37:44 -0500178 if (byte_pos)
179 val32 = (org32 & 0xffff0000) | val;
180 else
181 val32 = (org32 & 0x0000ffff) | ((u32)val << 16);
182
Hou Zhiqiangea52d332015-10-26 19:47:44 +0800183 out_be32((void *)base, val32);
Kumar Gala2683c532011-04-13 08:37:44 -0500184}
185
186static void bmi_rx_port_disable(struct fm_bmi_rx_port *rx_port)
187{
188 int timeout = 1000000;
189
190 clrbits_be32(&rx_port->fmbm_rcfg, FMBM_RCFG_EN);
191
192 /* wait until the rx port is not busy */
193 while ((in_be32(&rx_port->fmbm_rst) & FMBM_RST_BSY) && timeout--)
194 ;
Madalin Bucurb76b0a62020-04-23 16:25:19 +0300195 if (!timeout)
196 printf("%s - timeout\n", __func__);
Kumar Gala2683c532011-04-13 08:37:44 -0500197}
198
199static void bmi_rx_port_init(struct fm_bmi_rx_port *rx_port)
200{
201 /* set BMI to independent mode, Rx port disable */
202 out_be32(&rx_port->fmbm_rcfg, FMBM_RCFG_IM);
203 /* clear FOF in IM case */
204 out_be32(&rx_port->fmbm_rim, 0);
205 /* Rx frame next engine -RISC */
206 out_be32(&rx_port->fmbm_rfne, NIA_ENG_RISC | NIA_RISC_AC_IM_RX);
207 /* Rx command attribute - no order, MR[3] = 1 */
208 clrbits_be32(&rx_port->fmbm_rfca, FMBM_RFCA_ORDER | FMBM_RFCA_MR_MASK);
209 setbits_be32(&rx_port->fmbm_rfca, FMBM_RFCA_MR(4));
210 /* enable Rx statistic counters */
211 out_be32(&rx_port->fmbm_rstc, FMBM_RSTC_EN);
212 /* disable Rx performance counters */
213 out_be32(&rx_port->fmbm_rpc, 0);
214}
215
216static void bmi_tx_port_disable(struct fm_bmi_tx_port *tx_port)
217{
218 int timeout = 1000000;
219
220 clrbits_be32(&tx_port->fmbm_tcfg, FMBM_TCFG_EN);
221
222 /* wait until the tx port is not busy */
223 while ((in_be32(&tx_port->fmbm_tst) & FMBM_TST_BSY) && timeout--)
224 ;
Madalin Bucurb76b0a62020-04-23 16:25:19 +0300225 if (!timeout)
226 printf("%s - timeout\n", __func__);
Kumar Gala2683c532011-04-13 08:37:44 -0500227}
228
229static void bmi_tx_port_init(struct fm_bmi_tx_port *tx_port)
230{
231 /* set BMI to independent mode, Tx port disable */
232 out_be32(&tx_port->fmbm_tcfg, FMBM_TCFG_IM);
233 /* Tx frame next engine -RISC */
234 out_be32(&tx_port->fmbm_tfne, NIA_ENG_RISC | NIA_RISC_AC_IM_TX);
235 out_be32(&tx_port->fmbm_tfene, NIA_ENG_RISC | NIA_RISC_AC_IM_TX);
236 /* Tx command attribute - no order, MR[3] = 1 */
237 clrbits_be32(&tx_port->fmbm_tfca, FMBM_TFCA_ORDER | FMBM_TFCA_MR_MASK);
238 setbits_be32(&tx_port->fmbm_tfca, FMBM_TFCA_MR(4));
239 /* enable Tx statistic counters */
240 out_be32(&tx_port->fmbm_tstc, FMBM_TSTC_EN);
241 /* disable Tx performance counters */
242 out_be32(&tx_port->fmbm_tpc, 0);
243}
244
245static int fm_eth_rx_port_parameter_init(struct fm_eth *fm_eth)
246{
247 struct fm_port_global_pram *pram;
248 u32 pram_page_offset;
249 void *rx_bd_ring_base;
250 void *rx_buf_pool;
Hou Zhiqiangea52d332015-10-26 19:47:44 +0800251 u32 bd_ring_base_lo, bd_ring_base_hi;
252 u32 buf_lo, buf_hi;
Kumar Gala2683c532011-04-13 08:37:44 -0500253 struct fm_port_bd *rxbd;
254 struct fm_port_qd *rxqd;
255 struct fm_bmi_rx_port *bmi_rx_port = fm_eth->rx_port;
256 int i;
257
258 /* alloc global parameter ram at MURAM */
259 pram = (struct fm_port_global_pram *)fm_muram_alloc(fm_eth->fm_index,
260 FM_PRAM_SIZE, FM_PRAM_ALIGN);
Hou Zhiqiangea52d332015-10-26 19:47:44 +0800261 if (!pram) {
262 printf("%s: No muram for Rx global parameter\n", __func__);
Hou Zhiqianga02fc982015-10-26 19:47:45 +0800263 return -ENOMEM;
Hou Zhiqiangea52d332015-10-26 19:47:44 +0800264 }
265
Kumar Gala2683c532011-04-13 08:37:44 -0500266 fm_eth->rx_pram = pram;
267
268 /* parameter page offset to MURAM */
Hou Zhiqiangea52d332015-10-26 19:47:44 +0800269 pram_page_offset = (void *)pram - fm_muram_base(fm_eth->fm_index);
Kumar Gala2683c532011-04-13 08:37:44 -0500270
271 /* enable global mode- snooping data buffers and BDs */
Hou Zhiqiang3a25ece2015-10-26 19:47:43 +0800272 out_be32(&pram->mode, PRAM_MODE_GLOBAL);
Kumar Gala2683c532011-04-13 08:37:44 -0500273
274 /* init the Rx queue descriptor pionter */
Hou Zhiqiang3a25ece2015-10-26 19:47:43 +0800275 out_be32(&pram->rxqd_ptr, pram_page_offset + 0x20);
Kumar Gala2683c532011-04-13 08:37:44 -0500276
277 /* set the max receive buffer length, power of 2 */
278 muram_writew(&pram->mrblr, MAX_RXBUF_LOG2);
279
280 /* alloc Rx buffer descriptors from main memory */
281 rx_bd_ring_base = malloc(sizeof(struct fm_port_bd)
282 * RX_BD_RING_SIZE);
283 if (!rx_bd_ring_base)
Hou Zhiqianga02fc982015-10-26 19:47:45 +0800284 return -ENOMEM;
285
Kumar Gala2683c532011-04-13 08:37:44 -0500286 memset(rx_bd_ring_base, 0, sizeof(struct fm_port_bd)
287 * RX_BD_RING_SIZE);
288
289 /* alloc Rx buffer from main memory */
290 rx_buf_pool = malloc(MAX_RXBUF_LEN * RX_BD_RING_SIZE);
Hou Zhiqiang46bcbeb2021-06-12 21:15:41 +0300291 if (!rx_buf_pool) {
292 free(rx_bd_ring_base);
Hou Zhiqianga02fc982015-10-26 19:47:45 +0800293 return -ENOMEM;
Hou Zhiqiang46bcbeb2021-06-12 21:15:41 +0300294 }
Hou Zhiqianga02fc982015-10-26 19:47:45 +0800295
Kumar Gala2683c532011-04-13 08:37:44 -0500296 memset(rx_buf_pool, 0, MAX_RXBUF_LEN * RX_BD_RING_SIZE);
Hou Zhiqiangea52d332015-10-26 19:47:44 +0800297 debug("%s: rx_buf_pool = %p\n", __func__, rx_buf_pool);
Kumar Gala2683c532011-04-13 08:37:44 -0500298
299 /* save them to fm_eth */
300 fm_eth->rx_bd_ring = rx_bd_ring_base;
301 fm_eth->cur_rxbd = rx_bd_ring_base;
302 fm_eth->rx_buf = rx_buf_pool;
303
304 /* init Rx BDs ring */
305 rxbd = (struct fm_port_bd *)rx_bd_ring_base;
306 for (i = 0; i < RX_BD_RING_SIZE; i++) {
Hou Zhiqiang3a25ece2015-10-26 19:47:43 +0800307 muram_writew(&rxbd->status, RxBD_EMPTY);
308 muram_writew(&rxbd->len, 0);
Hou Zhiqiangea52d332015-10-26 19:47:44 +0800309 buf_hi = upper_32_bits(virt_to_phys(rx_buf_pool +
310 i * MAX_RXBUF_LEN));
311 buf_lo = lower_32_bits(virt_to_phys(rx_buf_pool +
312 i * MAX_RXBUF_LEN));
313 muram_writew(&rxbd->buf_ptr_hi, (u16)buf_hi);
314 out_be32(&rxbd->buf_ptr_lo, buf_lo);
Kumar Gala2683c532011-04-13 08:37:44 -0500315 rxbd++;
316 }
317
318 /* set the Rx queue descriptor */
319 rxqd = &pram->rxqd;
320 muram_writew(&rxqd->gen, 0);
Hou Zhiqiangea52d332015-10-26 19:47:44 +0800321 bd_ring_base_hi = upper_32_bits(virt_to_phys(rx_bd_ring_base));
322 bd_ring_base_lo = lower_32_bits(virt_to_phys(rx_bd_ring_base));
323 muram_writew(&rxqd->bd_ring_base_hi, (u16)bd_ring_base_hi);
324 out_be32(&rxqd->bd_ring_base_lo, bd_ring_base_lo);
Kumar Gala2683c532011-04-13 08:37:44 -0500325 muram_writew(&rxqd->bd_ring_size, sizeof(struct fm_port_bd)
326 * RX_BD_RING_SIZE);
327 muram_writew(&rxqd->offset_in, 0);
328 muram_writew(&rxqd->offset_out, 0);
329
330 /* set IM parameter ram pointer to Rx Frame Queue ID */
331 out_be32(&bmi_rx_port->fmbm_rfqid, pram_page_offset);
332
Hou Zhiqianga02fc982015-10-26 19:47:45 +0800333 return 0;
Kumar Gala2683c532011-04-13 08:37:44 -0500334}
335
336static int fm_eth_tx_port_parameter_init(struct fm_eth *fm_eth)
337{
338 struct fm_port_global_pram *pram;
339 u32 pram_page_offset;
340 void *tx_bd_ring_base;
Hou Zhiqiangea52d332015-10-26 19:47:44 +0800341 u32 bd_ring_base_lo, bd_ring_base_hi;
Kumar Gala2683c532011-04-13 08:37:44 -0500342 struct fm_port_bd *txbd;
343 struct fm_port_qd *txqd;
344 struct fm_bmi_tx_port *bmi_tx_port = fm_eth->tx_port;
345 int i;
346
347 /* alloc global parameter ram at MURAM */
348 pram = (struct fm_port_global_pram *)fm_muram_alloc(fm_eth->fm_index,
349 FM_PRAM_SIZE, FM_PRAM_ALIGN);
Hou Zhiqiangea52d332015-10-26 19:47:44 +0800350 if (!pram) {
351 printf("%s: No muram for Tx global parameter\n", __func__);
Hou Zhiqianga02fc982015-10-26 19:47:45 +0800352 return -ENOMEM;
Hou Zhiqiangea52d332015-10-26 19:47:44 +0800353 }
Kumar Gala2683c532011-04-13 08:37:44 -0500354 fm_eth->tx_pram = pram;
355
356 /* parameter page offset to MURAM */
Hou Zhiqiangea52d332015-10-26 19:47:44 +0800357 pram_page_offset = (void *)pram - fm_muram_base(fm_eth->fm_index);
Kumar Gala2683c532011-04-13 08:37:44 -0500358
359 /* enable global mode- snooping data buffers and BDs */
Hou Zhiqiang3a25ece2015-10-26 19:47:43 +0800360 out_be32(&pram->mode, PRAM_MODE_GLOBAL);
Kumar Gala2683c532011-04-13 08:37:44 -0500361
362 /* init the Tx queue descriptor pionter */
Hou Zhiqiang3a25ece2015-10-26 19:47:43 +0800363 out_be32(&pram->txqd_ptr, pram_page_offset + 0x40);
Kumar Gala2683c532011-04-13 08:37:44 -0500364
365 /* alloc Tx buffer descriptors from main memory */
366 tx_bd_ring_base = malloc(sizeof(struct fm_port_bd)
367 * TX_BD_RING_SIZE);
368 if (!tx_bd_ring_base)
Hou Zhiqianga02fc982015-10-26 19:47:45 +0800369 return -ENOMEM;
370
Kumar Gala2683c532011-04-13 08:37:44 -0500371 memset(tx_bd_ring_base, 0, sizeof(struct fm_port_bd)
372 * TX_BD_RING_SIZE);
373 /* save it to fm_eth */
374 fm_eth->tx_bd_ring = tx_bd_ring_base;
375 fm_eth->cur_txbd = tx_bd_ring_base;
376
377 /* init Tx BDs ring */
378 txbd = (struct fm_port_bd *)tx_bd_ring_base;
379 for (i = 0; i < TX_BD_RING_SIZE; i++) {
Hou Zhiqiang3a25ece2015-10-26 19:47:43 +0800380 muram_writew(&txbd->status, TxBD_LAST);
381 muram_writew(&txbd->len, 0);
382 muram_writew(&txbd->buf_ptr_hi, 0);
383 out_be32(&txbd->buf_ptr_lo, 0);
384 txbd++;
Kumar Gala2683c532011-04-13 08:37:44 -0500385 }
386
387 /* set the Tx queue decriptor */
388 txqd = &pram->txqd;
Hou Zhiqiangea52d332015-10-26 19:47:44 +0800389 bd_ring_base_hi = upper_32_bits(virt_to_phys(tx_bd_ring_base));
390 bd_ring_base_lo = lower_32_bits(virt_to_phys(tx_bd_ring_base));
391 muram_writew(&txqd->bd_ring_base_hi, (u16)bd_ring_base_hi);
392 out_be32(&txqd->bd_ring_base_lo, bd_ring_base_lo);
Kumar Gala2683c532011-04-13 08:37:44 -0500393 muram_writew(&txqd->bd_ring_size, sizeof(struct fm_port_bd)
394 * TX_BD_RING_SIZE);
395 muram_writew(&txqd->offset_in, 0);
396 muram_writew(&txqd->offset_out, 0);
397
398 /* set IM parameter ram pointer to Tx Confirmation Frame Queue ID */
399 out_be32(&bmi_tx_port->fmbm_tcfqid, pram_page_offset);
400
Hou Zhiqianga02fc982015-10-26 19:47:45 +0800401 return 0;
Kumar Gala2683c532011-04-13 08:37:44 -0500402}
403
404static int fm_eth_init(struct fm_eth *fm_eth)
405{
Hou Zhiqianga02fc982015-10-26 19:47:45 +0800406 int ret;
Kumar Gala2683c532011-04-13 08:37:44 -0500407
Hou Zhiqianga02fc982015-10-26 19:47:45 +0800408 ret = fm_eth_rx_port_parameter_init(fm_eth);
409 if (ret)
410 return ret;
Kumar Gala2683c532011-04-13 08:37:44 -0500411
Hou Zhiqianga02fc982015-10-26 19:47:45 +0800412 ret = fm_eth_tx_port_parameter_init(fm_eth);
413 if (ret)
414 return ret;
Kumar Gala2683c532011-04-13 08:37:44 -0500415
Hou Zhiqianga02fc982015-10-26 19:47:45 +0800416 return 0;
Kumar Gala2683c532011-04-13 08:37:44 -0500417}
418
419static int fm_eth_startup(struct fm_eth *fm_eth)
420{
421 struct fsl_enet_mac *mac;
Hou Zhiqianga02fc982015-10-26 19:47:45 +0800422 int ret;
423
Kumar Gala2683c532011-04-13 08:37:44 -0500424 mac = fm_eth->mac;
425
426 /* Rx/TxBDs, Rx/TxQDs, Rx buff and parameter ram init */
Hou Zhiqianga02fc982015-10-26 19:47:45 +0800427 ret = fm_eth_init(fm_eth);
428 if (ret)
429 return ret;
Kumar Gala2683c532011-04-13 08:37:44 -0500430 /* setup the MAC controller */
431 mac->init_mac(mac);
432
433 /* For some reason we need to set SPEED_100 */
Shaohui Xiec218d292013-08-19 18:58:52 +0800434 if (((fm_eth->enet_if == PHY_INTERFACE_MODE_SGMII) ||
Vladimir Oltean6caef972021-09-18 15:32:35 +0300435 (fm_eth->enet_if == PHY_INTERFACE_MODE_2500BASEX) ||
Shaohui Xiec218d292013-08-19 18:58:52 +0800436 (fm_eth->enet_if == PHY_INTERFACE_MODE_QSGMII)) &&
437 mac->set_if_mode)
Kumar Gala2683c532011-04-13 08:37:44 -0500438 mac->set_if_mode(mac, fm_eth->enet_if, SPEED_100);
439
440 /* init bmi rx port, IM mode and disable */
441 bmi_rx_port_init(fm_eth->rx_port);
442 /* init bmi tx port, IM mode and disable */
443 bmi_tx_port_init(fm_eth->tx_port);
444
Hou Zhiqianga02fc982015-10-26 19:47:45 +0800445 return 0;
Kumar Gala2683c532011-04-13 08:37:44 -0500446}
447
448static void fmc_tx_port_graceful_stop_enable(struct fm_eth *fm_eth)
449{
450 struct fm_port_global_pram *pram;
451
452 pram = fm_eth->tx_pram;
453 /* graceful stop transmission of frames */
Hou Zhiqiang3a25ece2015-10-26 19:47:43 +0800454 setbits_be32(&pram->mode, PRAM_MODE_GRACEFUL_STOP);
Kumar Gala2683c532011-04-13 08:37:44 -0500455 sync();
456}
457
458static void fmc_tx_port_graceful_stop_disable(struct fm_eth *fm_eth)
459{
460 struct fm_port_global_pram *pram;
461
462 pram = fm_eth->tx_pram;
463 /* re-enable transmission of frames */
Hou Zhiqiang3a25ece2015-10-26 19:47:43 +0800464 clrbits_be32(&pram->mode, PRAM_MODE_GRACEFUL_STOP);
Kumar Gala2683c532011-04-13 08:37:44 -0500465 sync();
466}
467
Madalin Bucurb76b0a62020-04-23 16:25:19 +0300468#ifndef CONFIG_DM_ETH
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900469static int fm_eth_open(struct eth_device *dev, struct bd_info *bd)
Madalin Bucurb76b0a62020-04-23 16:25:19 +0300470#else
471static int fm_eth_open(struct udevice *dev)
472#endif
Kumar Gala2683c532011-04-13 08:37:44 -0500473{
Madalin Bucurb76b0a62020-04-23 16:25:19 +0300474#ifndef CONFIG_DM_ETH
475 struct fm_eth *fm_eth = dev->priv;
476#else
Simon Glassfa20e932020-12-03 16:55:20 -0700477 struct eth_pdata *pdata = dev_get_plat(dev);
Madalin Bucurb76b0a62020-04-23 16:25:19 +0300478 struct fm_eth *fm_eth = dev_get_priv(dev);
479#endif
480 unsigned char *enetaddr;
Kumar Gala2683c532011-04-13 08:37:44 -0500481 struct fsl_enet_mac *mac;
Timur Tabi42387462012-07-09 08:52:43 +0000482#ifdef CONFIG_PHYLIB
483 int ret;
484#endif
Kumar Gala2683c532011-04-13 08:37:44 -0500485
Kumar Gala2683c532011-04-13 08:37:44 -0500486 mac = fm_eth->mac;
487
Madalin Bucurb76b0a62020-04-23 16:25:19 +0300488#ifndef CONFIG_DM_ETH
489 enetaddr = &dev->enetaddr[0];
490#else
491 enetaddr = pdata->enetaddr;
492#endif
493
Kumar Gala2683c532011-04-13 08:37:44 -0500494 /* setup the MAC address */
Madalin Bucurb76b0a62020-04-23 16:25:19 +0300495 if (enetaddr[0] & 0x01) {
496 printf("%s: MacAddress is multicast address\n", __func__);
497 enetaddr[0] = 0;
498 enetaddr[5] = fm_eth->num;
Kumar Gala2683c532011-04-13 08:37:44 -0500499 }
Madalin Bucurb76b0a62020-04-23 16:25:19 +0300500 mac->set_mac_addr(mac, enetaddr);
Kumar Gala2683c532011-04-13 08:37:44 -0500501
502 /* enable bmi Rx port */
503 setbits_be32(&fm_eth->rx_port->fmbm_rcfg, FMBM_RCFG_EN);
504 /* enable MAC rx/tx port */
505 mac->enable_mac(mac);
506 /* enable bmi Tx port */
507 setbits_be32(&fm_eth->tx_port->fmbm_tcfg, FMBM_TCFG_EN);
508 /* re-enable transmission of frame */
509 fmc_tx_port_graceful_stop_disable(fm_eth);
510
511#ifdef CONFIG_PHYLIB
Codrin Ciubotariu1ee90f92015-01-12 14:08:29 +0200512 if (fm_eth->phydev) {
513 ret = phy_startup(fm_eth->phydev);
514 if (ret) {
Madalin Bucurb76b0a62020-04-23 16:25:19 +0300515#ifndef CONFIG_DM_ETH
Codrin Ciubotariu1ee90f92015-01-12 14:08:29 +0200516 printf("%s: Could not initialize\n",
517 fm_eth->phydev->dev->name);
Madalin Bucurb76b0a62020-04-23 16:25:19 +0300518#else
519 printf("%s: Could not initialize\n", dev->name);
520#endif
Codrin Ciubotariu1ee90f92015-01-12 14:08:29 +0200521 return ret;
522 }
523 } else {
524 return 0;
Timur Tabi42387462012-07-09 08:52:43 +0000525 }
Kumar Gala2683c532011-04-13 08:37:44 -0500526#else
527 fm_eth->phydev->speed = SPEED_1000;
528 fm_eth->phydev->link = 1;
529 fm_eth->phydev->duplex = DUPLEX_FULL;
530#endif
531
532 /* set the MAC-PHY mode */
533 mac->set_if_mode(mac, fm_eth->enet_if, fm_eth->phydev->speed);
Madalin Bucurb76b0a62020-04-23 16:25:19 +0300534 debug("MAC IF mode %d, speed %d, link %d\n", fm_eth->enet_if,
535 fm_eth->phydev->speed, fm_eth->phydev->link);
Kumar Gala2683c532011-04-13 08:37:44 -0500536
537 if (!fm_eth->phydev->link)
538 printf("%s: No link.\n", fm_eth->phydev->dev->name);
539
540 return fm_eth->phydev->link ? 0 : -1;
541}
542
Madalin Bucurb76b0a62020-04-23 16:25:19 +0300543#ifndef CONFIG_DM_ETH
Kumar Gala2683c532011-04-13 08:37:44 -0500544static void fm_eth_halt(struct eth_device *dev)
Madalin Bucurb76b0a62020-04-23 16:25:19 +0300545#else
546static void fm_eth_halt(struct udevice *dev)
547#endif
Kumar Gala2683c532011-04-13 08:37:44 -0500548{
549 struct fm_eth *fm_eth;
550 struct fsl_enet_mac *mac;
551
Simon Glass95588622020-12-22 19:30:28 -0700552#ifndef CONFIG_DM_ETH
Kumar Gala2683c532011-04-13 08:37:44 -0500553 fm_eth = (struct fm_eth *)dev->priv;
Simon Glass95588622020-12-22 19:30:28 -0700554#else
555 fm_eth = dev_get_priv(dev);
556#endif
Kumar Gala2683c532011-04-13 08:37:44 -0500557 mac = fm_eth->mac;
558
559 /* graceful stop the transmission of frames */
560 fmc_tx_port_graceful_stop_enable(fm_eth);
561 /* disable bmi Tx port */
562 bmi_tx_port_disable(fm_eth->tx_port);
563 /* disable MAC rx/tx port */
564 mac->disable_mac(mac);
565 /* disable bmi Rx port */
566 bmi_rx_port_disable(fm_eth->rx_port);
567
Shaohui Xieab687cc2015-10-26 19:47:46 +0800568#ifdef CONFIG_PHYLIB
Codrin Ciubotariu1ee90f92015-01-12 14:08:29 +0200569 if (fm_eth->phydev)
570 phy_shutdown(fm_eth->phydev);
Shaohui Xieab687cc2015-10-26 19:47:46 +0800571#endif
Kumar Gala2683c532011-04-13 08:37:44 -0500572}
573
Madalin Bucurb76b0a62020-04-23 16:25:19 +0300574#ifndef CONFIG_DM_ETH
Joe Hershberger44cfb452012-05-22 07:56:15 +0000575static int fm_eth_send(struct eth_device *dev, void *buf, int len)
Madalin Bucurb76b0a62020-04-23 16:25:19 +0300576#else
577static int fm_eth_send(struct udevice *dev, void *buf, int len)
578#endif
Kumar Gala2683c532011-04-13 08:37:44 -0500579{
580 struct fm_eth *fm_eth;
581 struct fm_port_global_pram *pram;
582 struct fm_port_bd *txbd, *txbd_base;
583 u16 offset_in;
584 int i;
585
Simon Glass95588622020-12-22 19:30:28 -0700586#ifndef CONFIG_DM_ETH
Kumar Gala2683c532011-04-13 08:37:44 -0500587 fm_eth = (struct fm_eth *)dev->priv;
Simon Glass95588622020-12-22 19:30:28 -0700588#else
589 fm_eth = dev_get_priv(dev);
590#endif
Kumar Gala2683c532011-04-13 08:37:44 -0500591 pram = fm_eth->tx_pram;
592 txbd = fm_eth->cur_txbd;
593
594 /* find one empty TxBD */
Hou Zhiqiang3a25ece2015-10-26 19:47:43 +0800595 for (i = 0; muram_readw(&txbd->status) & TxBD_READY; i++) {
Kumar Gala2683c532011-04-13 08:37:44 -0500596 udelay(100);
597 if (i > 0x1000) {
Hou Zhiqiang3a25ece2015-10-26 19:47:43 +0800598 printf("%s: Tx buffer not ready, txbd->status = 0x%x\n",
599 dev->name, muram_readw(&txbd->status));
Kumar Gala2683c532011-04-13 08:37:44 -0500600 return 0;
601 }
602 }
603 /* setup TxBD */
Hou Zhiqiangea52d332015-10-26 19:47:44 +0800604 muram_writew(&txbd->buf_ptr_hi, (u16)upper_32_bits(virt_to_phys(buf)));
605 out_be32(&txbd->buf_ptr_lo, lower_32_bits(virt_to_phys(buf)));
Hou Zhiqiang3a25ece2015-10-26 19:47:43 +0800606 muram_writew(&txbd->len, len);
Kumar Gala2683c532011-04-13 08:37:44 -0500607 sync();
Hou Zhiqiang3a25ece2015-10-26 19:47:43 +0800608 muram_writew(&txbd->status, TxBD_READY | TxBD_LAST);
Kumar Gala2683c532011-04-13 08:37:44 -0500609 sync();
610
611 /* update TxQD, let RISC to send the packet */
612 offset_in = muram_readw(&pram->txqd.offset_in);
613 offset_in += sizeof(struct fm_port_bd);
614 if (offset_in >= muram_readw(&pram->txqd.bd_ring_size))
615 offset_in = 0;
616 muram_writew(&pram->txqd.offset_in, offset_in);
617 sync();
618
619 /* wait for buffer to be transmitted */
Hou Zhiqiang3a25ece2015-10-26 19:47:43 +0800620 for (i = 0; muram_readw(&txbd->status) & TxBD_READY; i++) {
Kumar Gala2683c532011-04-13 08:37:44 -0500621 udelay(100);
622 if (i > 0x10000) {
Hou Zhiqiang3a25ece2015-10-26 19:47:43 +0800623 printf("%s: Tx error, txbd->status = 0x%x\n",
624 dev->name, muram_readw(&txbd->status));
Kumar Gala2683c532011-04-13 08:37:44 -0500625 return 0;
626 }
627 }
628
629 /* advance the TxBD */
630 txbd++;
631 txbd_base = (struct fm_port_bd *)fm_eth->tx_bd_ring;
632 if (txbd >= (txbd_base + TX_BD_RING_SIZE))
633 txbd = txbd_base;
634 /* update current txbd */
635 fm_eth->cur_txbd = (void *)txbd;
636
637 return 1;
638}
639
Madalin Bucur248f9202020-04-23 16:25:17 +0300640static struct fm_port_bd *fm_eth_free_one(struct fm_eth *fm_eth,
641 struct fm_port_bd *rxbd)
Kumar Gala2683c532011-04-13 08:37:44 -0500642{
Kumar Gala2683c532011-04-13 08:37:44 -0500643 struct fm_port_global_pram *pram;
Madalin Bucur248f9202020-04-23 16:25:17 +0300644 struct fm_port_bd *rxbd_base;
Kumar Gala2683c532011-04-13 08:37:44 -0500645 u16 offset_out;
646
Kumar Gala2683c532011-04-13 08:37:44 -0500647 pram = fm_eth->rx_pram;
Madalin Bucur248f9202020-04-23 16:25:17 +0300648
649 /* clear the RxBDs */
650 muram_writew(&rxbd->status, RxBD_EMPTY);
651 muram_writew(&rxbd->len, 0);
652 sync();
653
654 /* advance RxBD */
655 rxbd++;
656 rxbd_base = (struct fm_port_bd *)fm_eth->rx_bd_ring;
657 if (rxbd >= (rxbd_base + RX_BD_RING_SIZE))
658 rxbd = rxbd_base;
659
660 /* update RxQD */
661 offset_out = muram_readw(&pram->rxqd.offset_out);
662 offset_out += sizeof(struct fm_port_bd);
663 if (offset_out >= muram_readw(&pram->rxqd.bd_ring_size))
664 offset_out = 0;
665 muram_writew(&pram->rxqd.offset_out, offset_out);
666 sync();
667
668 return rxbd;
669}
670
Madalin Bucurb76b0a62020-04-23 16:25:19 +0300671#ifndef CONFIG_DM_ETH
Madalin Bucur248f9202020-04-23 16:25:17 +0300672static int fm_eth_recv(struct eth_device *dev)
Madalin Bucurb76b0a62020-04-23 16:25:19 +0300673#else
674static int fm_eth_recv(struct udevice *dev, int flags, uchar **packetp)
675#endif
Madalin Bucur248f9202020-04-23 16:25:17 +0300676{
Simon Glass95588622020-12-22 19:30:28 -0700677 struct fm_eth *fm_eth;
678 struct fm_port_bd *rxbd;
Madalin Bucur248f9202020-04-23 16:25:17 +0300679 u32 buf_lo, buf_hi;
680 u16 status, len;
681 int ret = -1;
682 u8 *data;
683
Simon Glass95588622020-12-22 19:30:28 -0700684#ifndef CONFIG_DM_ETH
685 fm_eth = (struct fm_eth *)dev->priv;
686#else
687 fm_eth = dev_get_priv(dev);
688#endif
689 rxbd = fm_eth->cur_rxbd;
Hou Zhiqiang3a25ece2015-10-26 19:47:43 +0800690 status = muram_readw(&rxbd->status);
Kumar Gala2683c532011-04-13 08:37:44 -0500691
692 while (!(status & RxBD_EMPTY)) {
693 if (!(status & RxBD_ERROR)) {
Hou Zhiqiangea52d332015-10-26 19:47:44 +0800694 buf_hi = muram_readw(&rxbd->buf_ptr_hi);
695 buf_lo = in_be32(&rxbd->buf_ptr_lo);
696 data = (u8 *)((ulong)(buf_hi << 16) << 16 | buf_lo);
Hou Zhiqiang3a25ece2015-10-26 19:47:43 +0800697 len = muram_readw(&rxbd->len);
Madalin Bucurb76b0a62020-04-23 16:25:19 +0300698#ifndef CONFIG_DM_ETH
Joe Hershberger9f09a362015-04-08 01:41:06 -0500699 net_process_received_packet(data, len);
Madalin Bucurb76b0a62020-04-23 16:25:19 +0300700#else
701 *packetp = data;
702 return len;
703#endif
Kumar Gala2683c532011-04-13 08:37:44 -0500704 } else {
705 printf("%s: Rx error\n", dev->name);
Daniel Inderbitzinfdbc5c72015-07-10 14:06:02 +0200706 ret = 0;
Kumar Gala2683c532011-04-13 08:37:44 -0500707 }
708
Madalin Bucur248f9202020-04-23 16:25:17 +0300709 /* free current bd, advance to next one */
710 rxbd = fm_eth_free_one(fm_eth, rxbd);
Kumar Gala2683c532011-04-13 08:37:44 -0500711
Kumar Gala2683c532011-04-13 08:37:44 -0500712 /* read next status */
Hou Zhiqiang3a25ece2015-10-26 19:47:43 +0800713 status = muram_readw(&rxbd->status);
Kumar Gala2683c532011-04-13 08:37:44 -0500714 }
715 fm_eth->cur_rxbd = (void *)rxbd;
716
Daniel Inderbitzinfdbc5c72015-07-10 14:06:02 +0200717 return ret;
Kumar Gala2683c532011-04-13 08:37:44 -0500718}
Madalin Bucurb76b0a62020-04-23 16:25:19 +0300719
720#ifdef CONFIG_DM_ETH
721static int fm_eth_free_pkt(struct udevice *dev, uchar *packet, int length)
722{
Simon Glass95588622020-12-22 19:30:28 -0700723 struct fm_eth *fm_eth = (struct fm_eth *)dev_get_priv(dev);
Madalin Bucurb76b0a62020-04-23 16:25:19 +0300724
725 fm_eth->cur_rxbd = fm_eth_free_one(fm_eth, fm_eth->cur_rxbd);
726
727 return 0;
728}
729#endif /* CONFIG_DM_ETH */
Kumar Gala2683c532011-04-13 08:37:44 -0500730
Madalin Bucurb76b0a62020-04-23 16:25:19 +0300731#ifndef CONFIG_DM_ETH
Kumar Gala2683c532011-04-13 08:37:44 -0500732static int fm_eth_init_mac(struct fm_eth *fm_eth, struct ccsr_fman *reg)
733{
734 struct fsl_enet_mac *mac;
735 int num;
736 void *base, *phyregs = NULL;
737
738 num = fm_eth->num;
739
Roy Zangbafd8032012-10-08 07:44:21 +0000740#ifdef CONFIG_SYS_FMAN_V3
Shengzhou Liua1ccdff2014-11-24 17:11:57 +0800741#ifndef CONFIG_FSL_FM_10GEC_REGULAR_NOTATION
Shengzhou Liu4227e492013-11-22 17:39:09 +0800742 if (fm_eth->type == FM_ETH_10G_E) {
Shengzhou Liua1ccdff2014-11-24 17:11:57 +0800743 /* 10GEC1/10GEC2 use mEMAC9/mEMAC10 on T2080/T4240.
744 * 10GEC3/10GEC4 use mEMAC1/mEMAC2 on T2080.
745 * 10GEC1 uses mEMAC1 on T1024.
Shengzhou Liu4227e492013-11-22 17:39:09 +0800746 * so it needs to change the num.
747 */
748 if (fm_eth->num >= 2)
749 num -= 2;
750 else
751 num += 8;
752 }
Shengzhou Liua1ccdff2014-11-24 17:11:57 +0800753#endif
Roy Zangbafd8032012-10-08 07:44:21 +0000754 base = &reg->memac[num].fm_memac;
755 phyregs = &reg->memac[num].fm_memac_mdio;
756#else
Kumar Gala2683c532011-04-13 08:37:44 -0500757 /* Get the mac registers base address */
758 if (fm_eth->type == FM_ETH_1G_E) {
759 base = &reg->mac_1g[num].fm_dtesc;
Timur Tabifae3da22011-10-04 16:44:43 -0500760 phyregs = &reg->mac_1g[num].fm_mdio.miimcfg;
Kumar Gala2683c532011-04-13 08:37:44 -0500761 } else {
762 base = &reg->mac_10g[num].fm_10gec;
763 phyregs = &reg->mac_10g[num].fm_10gec_mdio;
764 }
Roy Zangbafd8032012-10-08 07:44:21 +0000765#endif
Kumar Gala2683c532011-04-13 08:37:44 -0500766
767 /* alloc mac controller */
768 mac = malloc(sizeof(struct fsl_enet_mac));
769 if (!mac)
Hou Zhiqianga02fc982015-10-26 19:47:45 +0800770 return -ENOMEM;
Kumar Gala2683c532011-04-13 08:37:44 -0500771 memset(mac, 0, sizeof(struct fsl_enet_mac));
772
773 /* save the mac to fm_eth struct */
774 fm_eth->mac = mac;
775
Roy Zangbafd8032012-10-08 07:44:21 +0000776#ifdef CONFIG_SYS_FMAN_V3
777 init_memac(mac, base, phyregs, MAX_RXBUF_LEN);
778#else
Kumar Gala2683c532011-04-13 08:37:44 -0500779 if (fm_eth->type == FM_ETH_1G_E)
Timur Tabifae3da22011-10-04 16:44:43 -0500780 init_dtsec(mac, base, phyregs, MAX_RXBUF_LEN);
Kumar Gala2683c532011-04-13 08:37:44 -0500781 else
782 init_tgec(mac, base, phyregs, MAX_RXBUF_LEN);
Roy Zangbafd8032012-10-08 07:44:21 +0000783#endif
Kumar Gala2683c532011-04-13 08:37:44 -0500784
Hou Zhiqianga02fc982015-10-26 19:47:45 +0800785 return 0;
Kumar Gala2683c532011-04-13 08:37:44 -0500786}
Madalin Bucurb76b0a62020-04-23 16:25:19 +0300787#else /* CONFIG_DM_ETH */
788static int fm_eth_init_mac(struct fm_eth *fm_eth, void *reg)
789{
790#ifndef CONFIG_SYS_FMAN_V3
791 void *mdio;
792#endif
793
794 fm_eth->mac = kzalloc(sizeof(*fm_eth->mac), GFP_KERNEL);
795 if (!fm_eth->mac)
796 return -ENOMEM;
797
798#ifndef CONFIG_SYS_FMAN_V3
799 mdio = fman_mdio(fm_eth->dev->parent, fm_eth->mac_type, fm_eth->num);
800 debug("MDIO %d @ %p\n", fm_eth->num, mdio);
801#endif
802
803 switch (fm_eth->mac_type) {
804#ifdef CONFIG_SYS_FMAN_V3
805 case FM_MEMAC:
806 init_memac(fm_eth->mac, reg, NULL, MAX_RXBUF_LEN);
807 break;
808#else
809 case FM_DTSEC:
810 init_dtsec(fm_eth->mac, reg, mdio, MAX_RXBUF_LEN);
811 break;
812 case FM_TGEC:
813 init_tgec(fm_eth->mac, reg, mdio, MAX_RXBUF_LEN);
814 break;
815#endif
816 }
817
818 return 0;
819}
820#endif /* CONFIG_DM_ETH */
Kumar Gala2683c532011-04-13 08:37:44 -0500821
Madalin Bucur11fa7a32020-04-23 16:25:16 +0300822static int init_phy(struct fm_eth *fm_eth)
Kumar Gala2683c532011-04-13 08:37:44 -0500823{
Shaohui Xieab687cc2015-10-26 19:47:46 +0800824#ifdef CONFIG_PHYLIB
Madalin Bucurb76b0a62020-04-23 16:25:19 +0300825 u32 supported = PHY_GBIT_FEATURES;
826#ifndef CONFIG_DM_ETH
Kumar Gala2683c532011-04-13 08:37:44 -0500827 struct phy_device *phydev = NULL;
Shaohui Xieab687cc2015-10-26 19:47:46 +0800828#endif
Kumar Gala2683c532011-04-13 08:37:44 -0500829
Madalin Bucurb76b0a62020-04-23 16:25:19 +0300830 if (fm_eth->type == FM_ETH_10G_E)
831 supported = PHY_10G_FEATURES;
Vladimir Oltean6caef972021-09-18 15:32:35 +0300832 if (fm_eth->enet_if == PHY_INTERFACE_MODE_2500BASEX)
Madalin Bucurb76b0a62020-04-23 16:25:19 +0300833 supported |= SUPPORTED_2500baseX_Full;
834#endif
835
Kumar Gala2683c532011-04-13 08:37:44 -0500836 if (fm_eth->type == FM_ETH_1G_E)
Madalin Bucur11fa7a32020-04-23 16:25:16 +0300837 dtsec_init_phy(fm_eth);
Kumar Gala2683c532011-04-13 08:37:44 -0500838
Madalin Bucurb76b0a62020-04-23 16:25:19 +0300839#ifdef CONFIG_DM_ETH
840#ifdef CONFIG_PHYLIB
841#ifdef CONFIG_DM_MDIO
842 fm_eth->phydev = dm_eth_phy_connect(fm_eth->dev);
843 if (!fm_eth->phydev)
844 return -ENODEV;
845#endif
846 fm_eth->phydev->advertising &= supported;
847 fm_eth->phydev->supported &= supported;
848
849 phy_config(fm_eth->phydev);
850#endif
851#else /* CONFIG_DM_ETH */
Shaohui Xieab687cc2015-10-26 19:47:46 +0800852#ifdef CONFIG_PHYLIB
Kumar Gala2683c532011-04-13 08:37:44 -0500853 if (fm_eth->bus) {
Madalin Bucur11fa7a32020-04-23 16:25:16 +0300854 phydev = phy_connect(fm_eth->bus, fm_eth->phyaddr, fm_eth->dev,
855 fm_eth->enet_if);
Codrin Ciubotariu1ee90f92015-01-12 14:08:29 +0200856 if (!phydev) {
857 printf("Failed to connect\n");
858 return -1;
859 }
860 } else {
861 return 0;
Kumar Gala2683c532011-04-13 08:37:44 -0500862 }
863
864 if (fm_eth->type == FM_ETH_1G_E) {
865 supported = (SUPPORTED_10baseT_Half |
866 SUPPORTED_10baseT_Full |
867 SUPPORTED_100baseT_Half |
868 SUPPORTED_100baseT_Full |
869 SUPPORTED_1000baseT_Full);
870 } else {
871 supported = SUPPORTED_10000baseT_Full;
872
Madalin Bucur11fa7a32020-04-23 16:25:16 +0300873 if (tgec_is_fibre(fm_eth))
Kumar Gala2683c532011-04-13 08:37:44 -0500874 phydev->port = PORT_FIBRE;
875 }
876
877 phydev->supported &= supported;
878 phydev->advertising = phydev->supported;
879
880 fm_eth->phydev = phydev;
881
882 phy_config(phydev);
883#endif
Madalin Bucurb76b0a62020-04-23 16:25:19 +0300884#endif /* CONFIG_DM_ETH */
Kumar Gala2683c532011-04-13 08:37:44 -0500885 return 0;
886}
887
Madalin Bucurb76b0a62020-04-23 16:25:19 +0300888#ifndef CONFIG_DM_ETH
Kumar Gala2683c532011-04-13 08:37:44 -0500889int fm_eth_initialize(struct ccsr_fman *reg, struct fm_eth_info *info)
890{
891 struct eth_device *dev;
892 struct fm_eth *fm_eth;
893 int i, num = info->num;
Hou Zhiqianga02fc982015-10-26 19:47:45 +0800894 int ret;
Kumar Gala2683c532011-04-13 08:37:44 -0500895
896 /* alloc eth device */
897 dev = (struct eth_device *)malloc(sizeof(struct eth_device));
898 if (!dev)
Hou Zhiqianga02fc982015-10-26 19:47:45 +0800899 return -ENOMEM;
Kumar Gala2683c532011-04-13 08:37:44 -0500900 memset(dev, 0, sizeof(struct eth_device));
901
902 /* alloc the FMan ethernet private struct */
903 fm_eth = (struct fm_eth *)malloc(sizeof(struct fm_eth));
904 if (!fm_eth)
Hou Zhiqianga02fc982015-10-26 19:47:45 +0800905 return -ENOMEM;
Kumar Gala2683c532011-04-13 08:37:44 -0500906 memset(fm_eth, 0, sizeof(struct fm_eth));
907
908 /* save off some things we need from the info struct */
909 fm_eth->fm_index = info->index - 1; /* keep as 0 based for muram */
910 fm_eth->num = num;
911 fm_eth->type = info->type;
912
913 fm_eth->rx_port = (void *)&reg->port[info->rx_port_id - 1].fm_bmi;
914 fm_eth->tx_port = (void *)&reg->port[info->tx_port_id - 1].fm_bmi;
915
916 /* set the ethernet max receive length */
917 fm_eth->max_rx_len = MAX_RXBUF_LEN;
918
919 /* init global mac structure */
Hou Zhiqianga02fc982015-10-26 19:47:45 +0800920 ret = fm_eth_init_mac(fm_eth, reg);
921 if (ret)
922 return ret;
Kumar Gala2683c532011-04-13 08:37:44 -0500923
924 /* keep same as the manual, we call FMAN1, FMAN2, DTSEC1, DTSEC2, etc */
925 if (fm_eth->type == FM_ETH_1G_E)
926 sprintf(dev->name, "FM%d@DTSEC%d", info->index, num + 1);
927 else
928 sprintf(dev->name, "FM%d@TGEC%d", info->index, num + 1);
929
930 devlist[num_controllers++] = dev;
931 dev->iobase = 0;
932 dev->priv = (void *)fm_eth;
933 dev->init = fm_eth_open;
934 dev->halt = fm_eth_halt;
935 dev->send = fm_eth_send;
936 dev->recv = fm_eth_recv;
937 fm_eth->dev = dev;
938 fm_eth->bus = info->bus;
939 fm_eth->phyaddr = info->phy_addr;
940 fm_eth->enet_if = info->enet_if;
941
942 /* startup the FM im */
Hou Zhiqianga02fc982015-10-26 19:47:45 +0800943 ret = fm_eth_startup(fm_eth);
944 if (ret)
945 return ret;
Kumar Gala2683c532011-04-13 08:37:44 -0500946
Madalin Bucur11fa7a32020-04-23 16:25:16 +0300947 init_phy(fm_eth);
Kumar Gala2683c532011-04-13 08:37:44 -0500948
949 /* clear the ethernet address */
950 for (i = 0; i < 6; i++)
951 dev->enetaddr[i] = 0;
952 eth_register(dev);
953
Madalin Bucurb76b0a62020-04-23 16:25:19 +0300954 return 0;
955}
956#else /* CONFIG_DM_ETH */
Madalin Bucurb76b0a62020-04-23 16:25:19 +0300957
958static int fm_eth_bind(struct udevice *dev)
959{
960 char mac_name[11];
961 u32 fm, num;
962
Simon Glassa7ece582020-12-19 10:40:14 -0700963 if (ofnode_read_u32(ofnode_get_parent(dev_ofnode(dev)), "cell-index", &fm)) {
Madalin Bucurb76b0a62020-04-23 16:25:19 +0300964 printf("FMan node property cell-index missing\n");
965 return -EINVAL;
966 }
967
968 if (dev && dev_read_u32(dev, "cell-index", &num)) {
969 printf("FMan MAC node property cell-index missing\n");
970 return -EINVAL;
971 }
972
973 sprintf(mac_name, "fm%d-mac%d", fm + 1, num + 1);
974 device_set_name(dev, mac_name);
975
976 debug("%s - binding %s\n", __func__, mac_name);
977
978 return 0;
979}
980
981static struct udevice *fm_get_internal_mdio(struct udevice *dev)
982{
983 struct ofnode_phandle_args phandle = {.node = ofnode_null()};
984 struct udevice *mdiodev;
985
986 if (dev_read_phandle_with_args(dev, "pcsphy-handle", NULL,
987 0, 0, &phandle) ||
988 !ofnode_valid(phandle.node)) {
989 if (dev_read_phandle_with_args(dev, "tbi-handle", NULL,
990 0, 0, &phandle) ||
991 !ofnode_valid(phandle.node)) {
992 printf("Issue reading pcsphy-handle/tbi-handle for MAC %s\n",
993 dev->name);
994 return NULL;
995 }
996 }
997
998 if (uclass_get_device_by_ofnode(UCLASS_MDIO,
999 ofnode_get_parent(phandle.node),
1000 &mdiodev)) {
1001 printf("can't find MDIO bus for node %s\n",
1002 ofnode_get_name(ofnode_get_parent(phandle.node)));
1003 return NULL;
1004 }
1005 debug("Found internal MDIO bus %p\n", mdiodev);
1006
1007 return mdiodev;
1008}
1009
1010static int fm_eth_probe(struct udevice *dev)
1011{
Simon Glass95588622020-12-22 19:30:28 -07001012 struct fm_eth *fm_eth = (struct fm_eth *)dev_get_priv(dev);
Madalin Bucurb76b0a62020-04-23 16:25:19 +03001013 struct ofnode_phandle_args args;
1014 void *reg;
1015 int ret, index;
1016
1017 debug("%s enter for dev %p fm_eth %p - %s\n", __func__, dev, fm_eth,
1018 (dev) ? dev->name : "-");
1019
1020 if (fm_eth->dev) {
1021 printf("%s already probed, exit\n", (dev) ? dev->name : "-");
1022 return 0;
1023 }
1024
1025 fm_eth->dev = dev;
1026 fm_eth->fm_index = fman_id(dev->parent);
1027 reg = (void *)(uintptr_t)dev_read_addr(dev);
1028 fm_eth->mac_type = dev_get_driver_data(dev);
1029#ifdef CONFIG_PHYLIB
Marek BehĂșnbc194772022-04-07 00:33:01 +02001030 fm_eth->enet_if = dev_read_phy_mode(dev);
Madalin Bucurb76b0a62020-04-23 16:25:19 +03001031#else
1032 fm_eth->enet_if = PHY_INTERFACE_MODE_SGMII;
1033 printf("%s: warning - unable to determine interface type\n", __func__);
1034#endif
1035 switch (fm_eth->mac_type) {
1036#ifndef CONFIG_SYS_FMAN_V3
1037 case FM_TGEC:
1038 fm_eth->type = FM_ETH_10G_E;
1039 break;
1040 case FM_DTSEC:
1041#else
1042 case FM_MEMAC:
1043 /* default to 1G, 10G is indicated by port property in dts */
1044#endif
1045 fm_eth->type = FM_ETH_1G_E;
1046 break;
1047 }
1048
1049 if (dev_read_u32(dev, "cell-index", &fm_eth->num)) {
1050 printf("FMan MAC node property cell-index missing\n");
1051 return -EINVAL;
1052 }
1053
1054 if (dev_read_phandle_with_args(dev, "fsl,fman-ports", NULL,
1055 0, 0, &args))
1056 goto ports_ref_failure;
1057 index = ofnode_read_u32_default(args.node, "cell-index", 0);
1058 if (index <= 0)
1059 goto ports_ref_failure;
1060 fm_eth->rx_port = fman_port(dev->parent, index);
1061
1062 if (ofnode_read_bool(args.node, "fsl,fman-10g-port"))
1063 fm_eth->type = FM_ETH_10G_E;
1064
1065 if (dev_read_phandle_with_args(dev, "fsl,fman-ports", NULL,
1066 0, 1, &args))
1067 goto ports_ref_failure;
1068 index = ofnode_read_u32_default(args.node, "cell-index", 0);
1069 if (index <= 0)
1070 goto ports_ref_failure;
1071 fm_eth->tx_port = fman_port(dev->parent, index);
1072
1073 /* set the ethernet max receive length */
1074 fm_eth->max_rx_len = MAX_RXBUF_LEN;
1075
1076 switch (fm_eth->enet_if) {
1077 case PHY_INTERFACE_MODE_QSGMII:
1078 /* all PCS blocks are accessed on one controller */
1079 if (fm_eth->num != 0)
1080 break;
1081 case PHY_INTERFACE_MODE_SGMII:
Vladimir Oltean6caef972021-09-18 15:32:35 +03001082 case PHY_INTERFACE_MODE_2500BASEX:
Madalin Bucurb76b0a62020-04-23 16:25:19 +03001083 fm_eth->pcs_mdio = fm_get_internal_mdio(dev);
1084 break;
1085 default:
1086 break;
1087 }
1088
1089 /* init global mac structure */
1090 ret = fm_eth_init_mac(fm_eth, reg);
1091 if (ret)
1092 return ret;
1093
1094 /* startup the FM im */
1095 ret = fm_eth_startup(fm_eth);
1096
1097 if (!ret)
1098 ret = init_phy(fm_eth);
1099
1100 return ret;
1101
1102ports_ref_failure:
1103 printf("Issue reading fsl,fman-ports for MAC %s\n", dev->name);
1104 return -ENOENT;
1105}
1106
1107static int fm_eth_remove(struct udevice *dev)
1108{
Hou Zhiqianga02fc982015-10-26 19:47:45 +08001109 return 0;
Kumar Gala2683c532011-04-13 08:37:44 -05001110}
Madalin Bucurb76b0a62020-04-23 16:25:19 +03001111
1112static const struct eth_ops fm_eth_ops = {
1113 .start = fm_eth_open,
1114 .send = fm_eth_send,
1115 .recv = fm_eth_recv,
1116 .free_pkt = fm_eth_free_pkt,
1117 .stop = fm_eth_halt,
1118};
1119
1120static const struct udevice_id fm_eth_ids[] = {
1121#ifdef CONFIG_SYS_FMAN_V3
1122 { .compatible = "fsl,fman-memac", .data = FM_MEMAC },
1123#else
1124 { .compatible = "fsl,fman-dtsec", .data = FM_DTSEC },
1125 { .compatible = "fsl,fman-xgec", .data = FM_TGEC },
1126#endif
1127 {}
1128};
1129
1130U_BOOT_DRIVER(eth_fman) = {
1131 .name = "eth_fman",
1132 .id = UCLASS_ETH,
1133 .of_match = fm_eth_ids,
1134 .bind = fm_eth_bind,
1135 .probe = fm_eth_probe,
1136 .remove = fm_eth_remove,
1137 .ops = &fm_eth_ops,
Simon Glass8a2b47f2020-12-03 16:55:17 -07001138 .priv_auto = sizeof(struct fm_eth),
Simon Glass71fa5b42020-12-03 16:55:18 -07001139 .plat_auto = sizeof(struct eth_pdata),
Madalin Bucurb76b0a62020-04-23 16:25:19 +03001140 .flags = DM_FLAG_ALLOC_PRIV_DMA,
1141};
1142#endif /* CONFIG_DM_ETH */