blob: d3183ff8dcb4b015f13771f67394ab70bc6fe40a [file] [log] [blame]
Matthias Fuchse139c0a2007-12-28 17:07:24 +01001/*
Matthias Fuchsb8b5bb72008-10-28 13:36:58 +01002 * (C) Copyright 2007-2008
Matthias Fuchse139c0a2007-12-28 17:07:24 +01003 * Matthias Fuchs, esd gmbh, matthias.fuchs@esd-electronics.com.
4 * Based on the sequoia configuration file.
5 *
6 * (C) Copyright 2006-2007
7 * Stefan Roese, DENX Software Engineering, sr@denx.de.
8 *
9 * (C) Copyright 2006
10 * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com
11 * Alain Saurel, AMCC/IBM, alain.saurel@fr.ibm.com
12 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +020013 * SPDX-License-Identifier: GPL-2.0+
Matthias Fuchse139c0a2007-12-28 17:07:24 +010014 */
15
16/************************************************************************
17 * PMC440.h - configuration for esd PMC440 boards
18 ***********************************************************************/
19#ifndef __CONFIG_H
20#define __CONFIG_H
21
22/*-----------------------------------------------------------------------
23 * High Level Configuration Options
24 *----------------------------------------------------------------------*/
25#define CONFIG_440EPX 1 /* Specific PPC440EPx */
26#define CONFIG_440 1 /* ... PPC440 family */
Matthias Fuchse139c0a2007-12-28 17:07:24 +010027
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020028#ifndef CONFIG_SYS_TEXT_BASE
29#define CONFIG_SYS_TEXT_BASE 0xFFF90000
30#endif
31
Matthias Fuchs86c9e382014-10-24 12:44:40 +020032#define CONFIG_DISPLAY_BOARDINFO
33
Matthias Fuchse139c0a2007-12-28 17:07:24 +010034#define CONFIG_SYS_CLK_FREQ 33333400
35
Matthias Fuchs333b27b2008-01-11 14:55:16 +010036#if 0 /* temporary disabled because OS/9 does not like dcache on startup */
Matthias Fuchse139c0a2007-12-28 17:07:24 +010037#define CONFIG_4xx_DCACHE /* enable dcache */
Matthias Fuchs333b27b2008-01-11 14:55:16 +010038#endif
Matthias Fuchse139c0a2007-12-28 17:07:24 +010039
40#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
Matthias Fuchsb8b5bb72008-10-28 13:36:58 +010041#define CONFIG_MISC_INIT_F 1
Matthias Fuchse139c0a2007-12-28 17:07:24 +010042#define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
43#define CONFIG_BOARD_TYPES 1 /* support board types */
44/*-----------------------------------------------------------------------
45 * Base addresses -- Note these are effective addresses where the
46 * actual resources get mapped (not physical addresses)
47 *----------------------------------------------------------------------*/
Wolfgang Denk0708bc62010-10-07 21:51:12 +020048#define CONFIG_SYS_MONITOR_LEN (~(CONFIG_SYS_TEXT_BASE) + 1)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020049#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserve 256 kB for malloc() */
Matthias Fuchse139c0a2007-12-28 17:07:24 +010050
51#define CONFIG_PRAM 0 /* use pram variable to overwrite */
52
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020053#define CONFIG_SYS_BOOT_BASE_ADDR 0xf0000000
54#define CONFIG_SYS_SDRAM_BASE 0x00000000 /* _must_ be 0 */
55#define CONFIG_SYS_FLASH_BASE 0xfc000000 /* start of FLASH */
Wolfgang Denk0708bc62010-10-07 21:51:12 +020056#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020057#define CONFIG_SYS_NAND_ADDR 0xd0000000 /* NAND Flash */
58#define CONFIG_SYS_OCM_BASE 0xe0010000 /* ocm */
59#define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_OCM_BASE
60#define CONFIG_SYS_PCI_BASE 0xe0000000 /* Internal PCI regs */
61#define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped pci memory */
62#define CONFIG_SYS_PCI_MEMBASE1 CONFIG_SYS_PCI_MEMBASE + 0x10000000
63#define CONFIG_SYS_PCI_MEMBASE2 CONFIG_SYS_PCI_MEMBASE1 + 0x10000000
64#define CONFIG_SYS_PCI_MEMBASE3 CONFIG_SYS_PCI_MEMBASE2 + 0x10000000
65#define CONFIG_SYS_PCI_MEMSIZE 0x80000000 /* 2GB! */
Matthias Fuchse139c0a2007-12-28 17:07:24 +010066
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020067#define CONFIG_SYS_USB2D0_BASE 0xe0000100
68#define CONFIG_SYS_USB_DEVICE 0xe0000000
69#define CONFIG_SYS_USB_HOST 0xe0000400
70#define CONFIG_SYS_FPGA_BASE0 0xef000000 /* 32 bit */
71#define CONFIG_SYS_FPGA_BASE1 0xef100000 /* 16 bit */
Matthias Fuchsb8b5bb72008-10-28 13:36:58 +010072#define CONFIG_SYS_RESET_BASE 0xef200000
Matthias Fuchse139c0a2007-12-28 17:07:24 +010073
74/*-----------------------------------------------------------------------
75 * Initial RAM & stack pointer
76 *----------------------------------------------------------------------*/
77/* 440EPx/440GRx have 16KB of internal SRAM, so no need for D-Cache */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020078#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_BASE /* OCM */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +020079#define CONFIG_SYS_INIT_RAM_SIZE (4 << 10)
Wolfgang Denk0191e472010-10-26 14:34:52 +020080#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Michael Zaidmanf969a682010-09-20 08:51:53 +020081#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 0x4)
Matthias Fuchse139c0a2007-12-28 17:07:24 +010082
83/*-----------------------------------------------------------------------
84 * Serial Port
85 *----------------------------------------------------------------------*/
Stefan Roese3ddce572010-09-20 16:05:31 +020086#define CONFIG_CONS_INDEX 1 /* Use UART0 */
Stefan Roese3ddce572010-09-20 16:05:31 +020087#define CONFIG_SYS_NS16550_SERIAL
88#define CONFIG_SYS_NS16550_REG_SIZE 1
89#define CONFIG_SYS_NS16550_CLK get_serial_clock()
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090#undef CONFIG_SYS_EXT_SERIAL_CLOCK
Matthias Fuchse139c0a2007-12-28 17:07:24 +010091#define CONFIG_BAUDRATE 115200
Matthias Fuchse139c0a2007-12-28 17:07:24 +010092
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020093#define CONFIG_SYS_BAUDRATE_TABLE \
Matthias Fuchse139c0a2007-12-28 17:07:24 +010094 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
95
96/*-----------------------------------------------------------------------
97 * Environment
98 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARDe46af642008-09-05 09:19:30 +020099#define CONFIG_ENV_IS_IN_EEPROM 1 /* use FLASH for environment vars */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100100
101/*-----------------------------------------------------------------------
102 * RTC
103 *----------------------------------------------------------------------*/
104#define CONFIG_RTC_RX8025
105
106/*-----------------------------------------------------------------------
107 * FLASH related
108 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200109#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200110#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100111
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200112#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100113
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200114#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
115#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100116
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200117#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
118#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100119
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200120#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
121#define CONFIG_SYS_FLASH_PROTECTION 1 /* use hardware flash protection */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100122
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200123#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
124#define CONFIG_SYS_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100125
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200126#ifdef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200127#define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200128#define CONFIG_ENV_ADDR ((-CONFIG_SYS_MONITOR_LEN)-CONFIG_ENV_SECT_SIZE)
Matthias Fuchsb8b5bb72008-10-28 13:36:58 +0100129#define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100130
131/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200132#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
133#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100134#endif
135
Jean-Christophe PLAGNIOL-VILLARDe46af642008-09-05 09:19:30 +0200136#ifdef CONFIG_ENV_IS_IN_EEPROM
Matthias Fuchs86c9e382014-10-24 12:44:40 +0200137#define CONFIG_I2C_ENV_EEPROM_BUS 0
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200138#define CONFIG_ENV_OFFSET 0 /* environment starts at the beginning of the EEPROM */
139#define CONFIG_ENV_SIZE 0x1000 /* 4096 bytes may be used for env vars */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100140#endif
141
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100142/*-----------------------------------------------------------------------
143 * DDR SDRAM
144 *----------------------------------------------------------------------*/
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100145#define CONFIG_DDR_DATA_EYE /* use DDR2 optimization */
Jean-Christophe PLAGNIOL-VILLARDf88438a2008-12-14 10:29:39 +0100146#define CONFIG_SYS_MEM_TOP_HIDE (4 << 10) /* don't use last 4kbytes */
147 /* 440EPx errata CHIP 11 */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100148
149/*-----------------------------------------------------------------------
150 * I2C
151 *----------------------------------------------------------------------*/
Dirk Eibach42b204f2013-04-25 02:40:01 +0000152#define CONFIG_SYS_I2C
153#define CONFIG_SYS_I2C_PPC4XX
154#define CONFIG_SYS_I2C_PPC4XX_CH0
155#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
156#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
157#define CONFIG_SYS_I2C_PPC4XX_CH1
158#define CONFIG_SYS_I2C_PPC4XX_SPEED_1 400000
159#define CONFIG_SYS_I2C_PPC4XX_SLAVE_1 0x7F
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100160
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200161#define CONFIG_SYS_I2C_EEPROM_ADDR 0x54
162#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
163#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5
164#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
165#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x01
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100166
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200167#define CONFIG_SYS_EEPROM_WREN 1
168#define CONFIG_SYS_I2C_BOOT_EEPROM_ADDR 0x52
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100169
170/*
171 * standard dtt sensor configuration - bottom bit will determine local or
172 * remote sensor of the TMP401
173 */
174#define CONFIG_DTT_SENSORS { 0, 1 }
175
176/*
177 * The PMC440 uses a TI TMP401 temperature sensor. This part
178 * is basically compatible to the ADM1021 that is supported
179 * by U-Boot.
180 *
181 * - i2c addr 0x4c
182 * - conversion rate 0x02 = 0.25 conversions/second
183 * - ALERT ouput disabled
184 * - local temp sensor enabled, min set to 0 deg, max set to 70 deg
185 * - remote temp sensor enabled, min set to 0 deg, max set to 70 deg
186 */
187#define CONFIG_DTT_ADM1021
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200188#define CONFIG_SYS_DTT_ADM1021 { { 0x4c, 0x02, 0, 1, 70, 0, 1, 70, 0} }
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100189
Matthias Fuchsb8b5bb72008-10-28 13:36:58 +0100190#define CONFIG_PREBOOT "echo Add \\\"run fpga\\\" and " \
191 "\\\"painit\\\" to preboot command"
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100192
193#undef CONFIG_BOOTARGS
194
195/* Setup some board specific values for the default environment variables */
196#define CONFIG_HOSTNAME pmc440
Matthias Fuchsb8b5bb72008-10-28 13:36:58 +0100197#define CONFIG_SYS_BOOTFILE "bootfile=/tftpboot/pmc440/uImage\0"
198#define CONFIG_SYS_ROOTPATH "rootpath=/opt/eldk/ppc_4xxFP\0"
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100199
200#define CONFIG_EXTRA_ENV_SETTINGS \
Matthias Fuchsb8b5bb72008-10-28 13:36:58 +0100201 CONFIG_SYS_BOOTFILE \
202 CONFIG_SYS_ROOTPATH \
203 "fdt_file=/tftpboot/pmc440/pmc440.dtb\0" \
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100204 "netdev=eth0\0" \
Matthias Fuchs333b27b2008-01-11 14:55:16 +0100205 "ethrotate=no\0" \
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100206 "nfsargs=setenv bootargs root=/dev/nfs rw " \
207 "nfsroot=${serverip}:${rootpath}\0" \
208 "ramargs=setenv bootargs root=/dev/ram rw\0" \
209 "addip=setenv bootargs ${bootargs} " \
Matthias Fuchsb8b5bb72008-10-28 13:36:58 +0100210 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
211 ":${hostname}:${netdev}:off panic=1\0" \
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100212 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0" \
Matthias Fuchsb8b5bb72008-10-28 13:36:58 +0100213 "addmisc=setenv bootargs ${bootargs} mem=${mem}\0" \
214 "nandargs=setenv bootargs root=/dev/mtdblock6 rootfstype=jffs2 rw\0" \
Matthias Fuchsb8b5bb72008-10-28 13:36:58 +0100215 "nand_boot_fdt=run nandargs addip addtty addmisc;" \
216 "bootm ${kernel_addr} - ${fdt_addr}\0" \
Matthias Fuchsb8b5bb72008-10-28 13:36:58 +0100217 "net_nfs_fdt=tftp ${kernel_addr_r} ${bootfile};" \
218 "tftp ${fdt_addr_r} ${fdt_file};" \
219 "run nfsargs addip addtty addmisc;" \
220 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
221 "kernel_addr=ffc00000\0" \
222 "kernel_addr_r=200000\0" \
223 "fpga_addr=fff00000\0" \
224 "fdt_addr=fff80000\0" \
225 "fdt_addr_r=800000\0" \
226 "fpga=fpga loadb 0 ${fpga_addr}\0" \
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100227 "load=tftp 200000 /tftpboot/pmc440/u-boot.bin\0" \
Matthias Fuchs795b56c2010-07-26 17:17:53 +0200228 "update=protect off fff90000 ffffffff;era fff90000 ffffffff;" \
229 "cp.b 200000 fff90000 70000\0" \
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100230 ""
231
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100232
233#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200234#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100235
Ben Warren3a918a62008-10-27 23:50:15 -0700236#define CONFIG_PPC4xx_EMAC
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100237#define CONFIG_IBM_EMAC4_V4 1
238#define CONFIG_MII 1 /* MII PHY management */
239#define CONFIG_PHY_ADDR 0 /* PHY address, See schematics */
240
241#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
242
243#define CONFIG_HAS_ETH0
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200244#define CONFIG_SYS_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100245
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100246#define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
247#define CONFIG_PHY1_ADDR 1
248#define CONFIG_RESET_PHY_R 1
249
250/* USB */
251#define CONFIG_USB_OHCI_NEW
252#define CONFIG_USB_STORAGE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200253#define CONFIG_SYS_OHCI_BE_CONTROLLER
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100254
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200255#define CONFIG_SYS_USB_OHCI_BOARD_INIT 1
256#define CONFIG_SYS_USB_OHCI_CPU_INIT 1
257#define CONFIG_SYS_USB_OHCI_REGS_BASE CONFIG_SYS_USB_HOST
258#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ppc440"
259#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100260
261/* Comment this out to enable USB 1.1 device */
262#define USB_2_0_DEVICE
263
264/* Partitions */
265#define CONFIG_MAC_PARTITION
266#define CONFIG_DOS_PARTITION
267#define CONFIG_ISO_PARTITION
268
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100269#define CONFIG_CMD_BSP
270#define CONFIG_CMD_DATE
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100271#define CONFIG_CMD_DTT
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100272#define CONFIG_CMD_EEPROM
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100273#define CONFIG_CMD_NAND
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100274#define CONFIG_CMD_PCI
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100275#define CONFIG_CMD_REGINFO
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100276
277/* POST support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200278#define CONFIG_POST (CONFIG_SYS_POST_MEMORY | \
279 CONFIG_SYS_POST_CPU | \
280 CONFIG_SYS_POST_UART | \
281 CONFIG_SYS_POST_I2C | \
282 CONFIG_SYS_POST_CACHE | \
283 CONFIG_SYS_POST_FPU | \
284 CONFIG_SYS_POST_ETHER | \
285 CONFIG_SYS_POST_SPR)
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100286
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100287#define CONFIG_LOGBUFFER
Matthias Fuchsb8b5bb72008-10-28 13:36:58 +0100288#define CONFIG_SYS_POST_CACHE_ADDR 0x7fff0000 /* free virtual address */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100289
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200290#define CONFIG_SYS_CONSOLE_IS_IN_ENV /* Otherwise it catches logbuffer as output */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100291
292#define CONFIG_SUPPORT_VFAT
293
294/*-----------------------------------------------------------------------
295 * Miscellaneous configurable options
296 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200297#define CONFIG_SYS_LONGHELP /* undef to save memory */
Stefan Roesee2a1242f2008-01-17 07:50:17 +0100298#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200299#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100300#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200301#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100302#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200303#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
304#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
305#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100306
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200307#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
308#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100309
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200310#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
311#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100312
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100313#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100314#define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100315#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
316
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100317/*-----------------------------------------------------------------------
318 * PCI stuff
319 *----------------------------------------------------------------------*/
320/* General PCI */
321#define CONFIG_PCI /* include pci support */
Gabor Juhosb4458732013-05-30 07:06:12 +0000322#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100323#define CONFIG_PCI_PNP /* do (not) pci plug-and-play */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200324#define CONFIG_SYS_PCI_CACHE_LINE_SIZE 0 /* to avoid problems with PNP */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100325#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200326#define CONFIG_SYS_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CONFIG_SYS_PCI_MEMBASE */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100327
328/* Board-specific PCI */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200329#define CONFIG_SYS_PCI_TARGET_INIT
330#define CONFIG_SYS_PCI_MASTER_INIT
Stefan Roese5d8033e2009-11-12 16:41:09 +0100331#define CONFIG_SYS_PCI_BOARD_FIXUP_IRQ
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100332
Matthias Fuchs24d094d2011-10-13 15:12:22 +0200333#define CONFIG_PCI_BOOTDELAY 0
334
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100335/* PCI identification */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200336#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
337#define CONFIG_SYS_PCI_SUBSYS_ID_NONMONARCH 0x0441 /* PCI Device ID: Non-Monarch */
338#define CONFIG_SYS_PCI_SUBSYS_ID_MONARCH 0x0440 /* PCI Device ID: Monarch */
Stefan Roese8e538be2009-11-12 12:00:49 +0100339/* for weak __pci_target_init() */
340#define CONFIG_SYS_PCI_SUBSYS_ID CONFIG_SYS_PCI_SUBSYS_ID_MONARCH
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200341#define CONFIG_SYS_PCI_CLASSCODE_NONMONARCH PCI_CLASS_PROCESSOR_POWERPC
342#define CONFIG_SYS_PCI_CLASSCODE_MONARCH PCI_CLASS_BRIDGE_HOST
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100343
344/*
345 * For booting Linux, the board info and command line data
346 * have to be in the first 8 MB of memory, since this is
347 * the maximum mapped by the Linux kernel during initialization.
348 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200349#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100350
351/*-----------------------------------------------------------------------
352 * FPGA stuff
353 *----------------------------------------------------------------------*/
354#define CONFIG_FPGA
355#define CONFIG_FPGA_XILINX
356#define CONFIG_FPGA_SPARTAN2
357#define CONFIG_FPGA_SPARTAN3
358
359#define CONFIG_FPGA_COUNT 2
360/*-----------------------------------------------------------------------
361 * External Bus Controller (EBC) Setup
362 *----------------------------------------------------------------------*/
363
364/*
365 * On Sequoia CS0 and CS3 are switched when configuring for NAND booting
366 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200367#define CONFIG_SYS_NAND_CS 2 /* NAND chip connected to CSx */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100368
369/* Memory Bank 0 (NOR-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200370#define CONFIG_SYS_EBC_PB0AP 0x03017200
371#define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_FLASH_BASE | 0xda000)
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100372
373/* Memory Bank 2 (NAND-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200374#define CONFIG_SYS_EBC_PB2AP 0x018003c0
375#define CONFIG_SYS_EBC_PB2CR (CONFIG_SYS_NAND_ADDR | 0x1c000)
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100376
Matthias Fuchsb8b5bb72008-10-28 13:36:58 +0100377/* Memory Bank 1 (RESET) initialization */
Wolfgang Denk55334c72008-12-16 01:02:17 +0100378#define CONFIG_SYS_EBC_PB1AP 0x7f817200 /* 0x03017200 */
Jean-Christophe PLAGNIOL-VILLARDf88438a2008-12-14 10:29:39 +0100379#define CONFIG_SYS_EBC_PB1CR (CONFIG_SYS_RESET_BASE | 0x1c000)
Matthias Fuchsb8b5bb72008-10-28 13:36:58 +0100380
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100381/* Memory Bank 4 (FPGA / 32Bit) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200382#define CONFIG_SYS_EBC_PB4AP 0x03840f40 /* BME=0,TWT=7,CSN=1,TH=7,RE=1,SOR=0,BEM=1 */
383#define CONFIG_SYS_EBC_PB4CR (CONFIG_SYS_FPGA_BASE0 | 0x1c000) /* BS=1M,BU=R/W,BW=32bit */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100384
385/* Memory Bank 5 (FPGA / 16Bit) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200386#define CONFIG_SYS_EBC_PB5AP 0x03840f40 /* BME=0,TWT=3,CSN=1,TH=0,RE=1,SOR=0,BEM=1 */
387#define CONFIG_SYS_EBC_PB5CR (CONFIG_SYS_FPGA_BASE1 | 0x1a000) /* BS=1M,BU=R/W,BW=16bit */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100388
389/*-----------------------------------------------------------------------
390 * NAND FLASH
391 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200392#define CONFIG_SYS_MAX_NAND_DEVICE 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200393#define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_ADDR + CONFIG_SYS_NAND_CS)
394#define CONFIG_SYS_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100395
Stefan Roesee2a1242f2008-01-17 07:50:17 +0100396#if defined(CONFIG_CMD_KGDB)
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100397#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100398#endif
399
Matthias Fuchsb8b5bb72008-10-28 13:36:58 +0100400#define CONFIG_API 1
401
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100402#endif /* __CONFIG_H */