blob: 15363d00794e1e1686303683d1f155be2329add0 [file] [log] [blame]
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +05301/*
2 * Copyright (C) 2013 Samsung Electronics
3 *
4 * Configuration settings for the SAMSUNG EXYNOS5 board.
5 *
6 * SPDX-License-Identifier: GPL-2.0+
7 */
8
Simon Glassbe165002014-10-07 22:01:44 -06009#ifndef __CONFIG_EXYNOS5_COMMON_H
10#define __CONFIG_EXYNOS5_COMMON_H
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +053011
Simon Glass14e27ab2014-10-07 22:01:45 -060012#define CONFIG_EXYNOS5 /* Exynos5 Family */
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +053013
Simon Glass14e27ab2014-10-07 22:01:45 -060014#include "exynos-common.h"
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +053015
Simon Glass14e27ab2014-10-07 22:01:45 -060016#define CONFIG_SYS_CACHELINE_SIZE 64
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +053017#define CONFIG_EXYNOS_SPL
18
Inha Songbfc3b292015-03-13 17:48:35 +090019#ifdef FTRACE
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +053020#define CONFIG_TRACE
21#define CONFIG_CMD_TRACE
22#define CONFIG_TRACE_BUFFER_SIZE (16 << 20)
23#define CONFIG_TRACE_EARLY_SIZE (8 << 20)
24#define CONFIG_TRACE_EARLY
25#define CONFIG_TRACE_EARLY_ADDR 0x50000000
Inha Songbfc3b292015-03-13 17:48:35 +090026#endif
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +053027
28/* Enable ACE acceleration for SHA1 and SHA256 */
29#define CONFIG_EXYNOS_ACE_SHA
30#define CONFIG_SHA_HW_ACCEL
31
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +053032/* Power Down Modes */
33#define S5P_CHECK_SLEEP 0x00000BAD
34#define S5P_CHECK_DIDLE 0xBAD00000
35#define S5P_CHECK_LPA 0xABAD0000
36
37/* Offset for inform registers */
38#define INFORM0_OFFSET 0x800
39#define INFORM1_OFFSET 0x804
40#define INFORM2_OFFSET 0x808
41#define INFORM3_OFFSET 0x80c
42
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +053043/* select serial console configuration */
44#define CONFIG_BAUDRATE 115200
45#define EXYNOS5_DEFAULT_UART_OFFSET 0x010000
46#define CONFIG_SILENT_CONSOLE
Simon Glass14e27ab2014-10-07 22:01:45 -060047#define CONFIG_SYS_CONSOLE_IS_IN_ENV
48#define CONFIG_CONSOLE_MUX
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +053049
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +053050#define CONFIG_CMD_HASH
51
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +053052/* Thermal Management Unit */
53#define CONFIG_EXYNOS_TMU
54#define CONFIG_CMD_DTT
55#define CONFIG_TMU_CMD_DTT
56
57/* TPM */
58#define CONFIG_TPM
59#define CONFIG_CMD_TPM
60#define CONFIG_TPM_TIS_I2C
61#define CONFIG_TPM_TIS_I2C_BUS_NUMBER 3
62#define CONFIG_TPM_TIS_I2C_SLAVE_ADDR 0x20
63
64/* MMC SPL */
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +053065#define COPY_BL2_FNPTR_ADDR 0x02020030
Simon Glass14e27ab2014-10-07 22:01:45 -060066#define CONFIG_SUPPORT_EMMC_BOOT
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +053067
68#define CONFIG_SPL_LIBCOMMON_SUPPORT
69#define CONFIG_SPL_GPIO_SUPPORT
Simon Glass76fc3ad2015-08-03 08:19:28 -060070#define CONFIG_SPL_SERIAL_SUPPORT
71#define CONFIG_SPL_LIBGENERIC_SUPPORT
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +053072
73/* specific .lds file */
74#define CONFIG_SPL_LDSCRIPT "board/samsung/common/exynos-uboot-spl.lds"
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +053075
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +053076/* Boot Argument Buffer Size */
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +053077/* memtest works on */
78#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
79#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_BASE + 0x5E00000)
80#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x3E00000)
81
82#define CONFIG_RD_LVL
83
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +053084#define PHYS_SDRAM_1 CONFIG_SYS_SDRAM_BASE
85#define PHYS_SDRAM_1_SIZE SDRAM_BANK_SIZE
86#define PHYS_SDRAM_2 (CONFIG_SYS_SDRAM_BASE + SDRAM_BANK_SIZE)
87#define PHYS_SDRAM_2_SIZE SDRAM_BANK_SIZE
88#define PHYS_SDRAM_3 (CONFIG_SYS_SDRAM_BASE + (2 * SDRAM_BANK_SIZE))
89#define PHYS_SDRAM_3_SIZE SDRAM_BANK_SIZE
90#define PHYS_SDRAM_4 (CONFIG_SYS_SDRAM_BASE + (3 * SDRAM_BANK_SIZE))
91#define PHYS_SDRAM_4_SIZE SDRAM_BANK_SIZE
92#define PHYS_SDRAM_5 (CONFIG_SYS_SDRAM_BASE + (4 * SDRAM_BANK_SIZE))
93#define PHYS_SDRAM_5_SIZE SDRAM_BANK_SIZE
94#define PHYS_SDRAM_6 (CONFIG_SYS_SDRAM_BASE + (5 * SDRAM_BANK_SIZE))
95#define PHYS_SDRAM_6_SIZE SDRAM_BANK_SIZE
96#define PHYS_SDRAM_7 (CONFIG_SYS_SDRAM_BASE + (6 * SDRAM_BANK_SIZE))
97#define PHYS_SDRAM_7_SIZE SDRAM_BANK_SIZE
98#define PHYS_SDRAM_8 (CONFIG_SYS_SDRAM_BASE + (7 * SDRAM_BANK_SIZE))
99#define PHYS_SDRAM_8_SIZE SDRAM_BANK_SIZE
100
101#define CONFIG_SYS_MONITOR_BASE 0x00000000
102
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +0530103#define CONFIG_SYS_MMC_ENV_DEV 0
104
105#define CONFIG_SECURE_BL1_ONLY
106
107/* Secure FW size configuration */
108#ifdef CONFIG_SECURE_BL1_ONLY
109#define CONFIG_SEC_FW_SIZE (8 << 10) /* 8KB */
110#else
111#define CONFIG_SEC_FW_SIZE 0
112#endif
113
114/* Configuration of BL1, BL2, ENV Blocks on mmc */
115#define CONFIG_RES_BLOCK_SIZE (512)
116#define CONFIG_BL1_SIZE (16 << 10) /*16 K reserved for BL1*/
117#define CONFIG_BL2_SIZE (512UL << 10UL) /* 512 KB */
118#define CONFIG_ENV_SIZE (16 << 10) /* 16 KB */
119
120#define CONFIG_BL1_OFFSET (CONFIG_RES_BLOCK_SIZE + CONFIG_SEC_FW_SIZE)
121#define CONFIG_BL2_OFFSET (CONFIG_BL1_OFFSET + CONFIG_BL1_SIZE)
Akshay Saraswatbeb6ce12014-06-18 17:53:59 +0530122
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +0530123/* U-boot copy size from boot Media to DRAM.*/
124#define BL2_START_OFFSET (CONFIG_BL2_OFFSET/512)
125#define BL2_SIZE_BLOC_COUNT (CONFIG_BL2_SIZE/512)
126
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +0530127#define EXYNOS_COPY_SPI_FNPTR_ADDR 0x02020058
128#define SPI_FLASH_UBOOT_POS (CONFIG_SEC_FW_SIZE + CONFIG_BL1_SIZE)
129
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +0530130/* I2C */
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +0530131#define CONFIG_CMD_I2C
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +0530132#define CONFIG_SYS_I2C_S3C24X0
Przemyslaw Marczakcc5193e2015-01-27 13:36:39 +0100133#define CONFIG_SYS_I2C_S3C24X0_SPEED 100000 /* 100 Kbps */
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +0530134#define CONFIG_SYS_I2C_S3C24X0_SLAVE 0x0
135#define CONFIG_I2C_EDID
136
137/* SPI */
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +0530138#ifdef CONFIG_SPI_FLASH
139#define CONFIG_EXYNOS_SPI
140#define CONFIG_CMD_SF
141#define CONFIG_CMD_SPI
142#define CONFIG_SPI_FLASH_WINBOND
143#define CONFIG_SPI_FLASH_GIGADEVICE
144#define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
145#define CONFIG_SF_DEFAULT_SPEED 50000000
146#define EXYNOS5_SPI_NUM_CONTROLLERS 5
147#define CONFIG_OF_SPI
148#endif
149
150#ifdef CONFIG_ENV_IS_IN_SPI_FLASH
151#define CONFIG_ENV_SPI_MODE SPI_MODE_0
152#define CONFIG_ENV_SECT_SIZE CONFIG_ENV_SIZE
153#define CONFIG_ENV_SPI_BUS 1
154#define CONFIG_ENV_SPI_MAX_HZ 50000000
155#endif
156
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +0530157/* Ethernet Controllor Driver */
158#ifdef CONFIG_CMD_NET
159#define CONFIG_SMC911X
160#define CONFIG_SMC911X_BASE 0x5000000
161#define CONFIG_SMC911X_16_BIT
162#define CONFIG_ENV_SROM_BANK 1
163#endif /*CONFIG_CMD_NET*/
164
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +0530165/* SHA hashing */
166#define CONFIG_CMD_HASH
167#define CONFIG_HASH_VERIFY
168#define CONFIG_SHA1
169#define CONFIG_SHA256
170
171/* Enable Time Command */
172#define CONFIG_CMD_TIME
173
Akshay Saraswatbbb1a622014-05-13 10:30:15 +0530174#define CONFIG_CMD_GPIO
175
Sjoerd Simons1a5d7212014-12-29 22:17:10 +0100176/* USB */
177#define CONFIG_CMD_USB
178#define CONFIG_USB_STORAGE
Ramneek Mehresh93442d92015-05-29 14:47:16 +0530179#define CONFIG_USB_XHCI_DWC3
Sjoerd Simons1a5d7212014-12-29 22:17:10 +0100180#define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 3
181#define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2
182
183#define CONFIG_USB_HOST_ETHER
184#define CONFIG_USB_ETHER_ASIX
185#define CONFIG_USB_ETHER_SMSC95XX
186
Akshay Saraswat5cae4122014-06-18 17:54:01 +0530187/* USB boot mode */
188#define CONFIG_USB_BOOTING
189#define EXYNOS_COPY_USB_FNPTR_ADDR 0x02020070
190#define EXYNOS_USB_SECONDARY_BOOT 0xfeed0002
191#define EXYNOS_IRAM_SECONDARY_BASE 0x02020018
192
Simon Glass14e27ab2014-10-07 22:01:45 -0600193/* Enable FIT support and comparison */
194#define CONFIG_FIT
195#define CONFIG_FIT_BEST_MATCH
196
Ian Campbell3ecaa402014-11-09 10:44:32 +0000197
198#define BOOT_TARGET_DEVICES(func) \
199 func(MMC, mmc, 1) \
200 func(MMC, mmc, 0) \
201 func(PXE, pxe, na) \
202 func(DHCP, dhcp, na)
203
204#include <config_distro_bootcmd.h>
205
206#ifndef MEM_LAYOUT_ENV_SETTINGS
207/* 2GB RAM, bootm size of 256M, load scripts after that */
208#define MEM_LAYOUT_ENV_SETTINGS \
209 "bootm_size=0x10000000\0" \
210 "kernel_addr_r=0x42000000\0" \
211 "fdt_addr_r=0x43000000\0" \
212 "ramdisk_addr_r=0x43300000\0" \
213 "scriptaddr=0x50000000\0" \
214 "pxefile_addr_r=0x51000000\0"
215#endif
216
217#ifndef EXYNOS_DEVICE_SETTINGS
218#define EXYNOS_DEVICE_SETTINGS \
219 "stdin=serial\0" \
220 "stdout=serial\0" \
221 "stderr=serial\0"
222#endif
223
224#ifndef EXYNOS_FDTFILE_SETTING
225#define EXYNOS_FDTFILE_SETTING
226#endif
227
228#define CONFIG_EXTRA_ENV_SETTINGS \
229 EXYNOS_DEVICE_SETTINGS \
230 EXYNOS_FDTFILE_SETTING \
231 MEM_LAYOUT_ENV_SETTINGS \
232 BOOTENV
233
Simon Glassbe165002014-10-07 22:01:44 -0600234#endif /* __CONFIG_EXYNOS5_COMMON_H */