blob: 7139aaee4d0e710cba00e231e642ea171c6e9659 [file] [log] [blame]
Stefan Roese42fbddd2006-09-07 11:51:23 +02001/*
Matthias Fuchs62357702008-01-16 10:33:46 +01002 * (C) Copyright 2008
3 * Stefan Roese, DENX Software Engineering, sr@denx.de.
Stefan Roese42fbddd2006-09-07 11:51:23 +02004 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#include <ppc_asm.tmpl>
Peter Tyser133c0fe2010-04-12 22:28:07 -050025#include <asm/mmu.h>
Stefan Roese42fbddd2006-09-07 11:51:23 +020026#include <config.h>
27
Matthias Fuchs62357702008-01-16 10:33:46 +010028/*
Stefan Roese42fbddd2006-09-07 11:51:23 +020029 * TLB TABLE
30 *
31 * This table is used by the cpu boot code to setup the initial tlb
32 * entries. Rather than make broad assumptions in the cpu source tree,
33 * this table lets each board set things up however they like.
34 *
35 * Pointer to the table is returned in r1
Matthias Fuchs62357702008-01-16 10:33:46 +010036 */
Stefan Roese42fbddd2006-09-07 11:51:23 +020037 .section .bootpg,"ax"
38 .globl tlbtab
39
40tlbtab:
41 tlbtab_start
42
Niklaus Giger82e9f432008-01-10 18:50:33 +010043 /* vxWorks needs this as first entry for the Machine Check interrupt */
Stefan Roese94b62702010-04-14 13:57:18 +020044 tlbentry( 0x40000000, SZ_256M, 0, 0, AC_RWX | SA_IG )
Stefan Roese42fbddd2006-09-07 11:51:23 +020045
Stefan Roesec20ef322009-05-11 13:46:14 +020046 /*
47 * The RAM-boot version skips the SDRAM TLB (identified by EPN=0). This
48 * entry is already configured for SDRAM via the JTAG debugger and mustn't
49 * be re-initialized by this RAM-booting U-Boot version.
50 */
51#ifndef CONFIG_SYS_RAMBOOT
Stefan Roese42fbddd2006-09-07 11:51:23 +020052 /* TLB-entry for DDR SDRAM (Up to 2GB) */
Stefan Roese686816072007-10-31 20:57:11 +010053#ifdef CONFIG_4xx_DCACHE
Stefan Roese94b62702010-04-14 13:57:18 +020054 tlbentry( CONFIG_SYS_SDRAM_BASE, SZ_256M, CONFIG_SYS_SDRAM_BASE, 0, AC_RWX | SA_G)
Stefan Roese686816072007-10-31 20:57:11 +010055#else
Stefan Roese94b62702010-04-14 13:57:18 +020056 tlbentry( CONFIG_SYS_SDRAM_BASE, SZ_256M, CONFIG_SYS_SDRAM_BASE, 0, AC_RWX | SA_IG )
Stefan Roese686816072007-10-31 20:57:11 +010057#endif
Stefan Roesec20ef322009-05-11 13:46:14 +020058#endif /* CONFIG_SYS_RAMBOOT */
Stefan Roese42fbddd2006-09-07 11:51:23 +020059
Niklaus Giger82e9f432008-01-10 18:50:33 +010060 /* TLB-entry for EBC */
Stefan Roese94b62702010-04-14 13:57:18 +020061 tlbentry( CONFIG_SYS_BCSR_BASE, SZ_256M, CONFIG_SYS_BCSR_BASE, 1, AC_RWX | SA_IG )
Niklaus Giger82e9f432008-01-10 18:50:33 +010062
63 /* BOOT_CS (FLASH) must be forth. Before relocation SA_I can be off to use the
64 * speed up boot process. It is patched after relocation to enable SA_I
65 */
66#ifndef CONFIG_NAND_SPL
Stefan Roese94b62702010-04-14 13:57:18 +020067 tlbentry( CONFIG_SYS_BOOT_BASE_ADDR, SZ_256M, CONFIG_SYS_BOOT_BASE_ADDR, 1, AC_RWX | SA_G )
Niklaus Giger82e9f432008-01-10 18:50:33 +010068#else
Stefan Roese94b62702010-04-14 13:57:18 +020069 tlbentry( CONFIG_SYS_NAND_BOOT_SPL_SRC, SZ_4K, CONFIG_SYS_NAND_BOOT_SPL_SRC, 1, AC_RWX | SA_G )
Niklaus Giger82e9f432008-01-10 18:50:33 +010070#endif
71
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020072#ifdef CONFIG_SYS_INIT_RAM_DCACHE
Stefan Roese42fbddd2006-09-07 11:51:23 +020073 /* TLB-entry for init-ram in dcache (SA_I must be turned off!) */
Stefan Roese94b62702010-04-14 13:57:18 +020074 tlbentry( CONFIG_SYS_INIT_RAM_ADDR, SZ_64K, CONFIG_SYS_INIT_RAM_ADDR, 0, AC_RWX | SA_G )
Stefan Roese42fbddd2006-09-07 11:51:23 +020075#endif
76
77 /* TLB-entry for PCI Memory */
Stefan Roese94b62702010-04-14 13:57:18 +020078 tlbentry( CONFIG_SYS_PCI_MEMBASE, SZ_256M, CONFIG_SYS_PCI_MEMBASE, 1, AC_RW | SA_IG )
79 tlbentry( CONFIG_SYS_PCI_MEMBASE1, SZ_256M, CONFIG_SYS_PCI_MEMBASE1, 1, AC_RW | SA_IG )
80 tlbentry( CONFIG_SYS_PCI_MEMBASE2, SZ_256M, CONFIG_SYS_PCI_MEMBASE2, 1, AC_RW | SA_IG )
81 tlbentry( CONFIG_SYS_PCI_MEMBASE3, SZ_256M, CONFIG_SYS_PCI_MEMBASE3, 1, AC_RW | SA_IG )
Stefan Roese42fbddd2006-09-07 11:51:23 +020082
Stefan Roese42fbddd2006-09-07 11:51:23 +020083 /* TLB-entry for NAND */
Stefan Roese94b62702010-04-14 13:57:18 +020084 tlbentry( CONFIG_SYS_NAND_ADDR, SZ_1K, CONFIG_SYS_NAND_ADDR, 1, AC_RWX | SA_IG )
Stefan Roese42fbddd2006-09-07 11:51:23 +020085
86 /* TLB-entry for Internal Registers & OCM */
Stefan Roese94b62702010-04-14 13:57:18 +020087 tlbentry( 0xe0000000, SZ_16M, 0xe0000000, 0, AC_RWX | SA_I )
Stefan Roese42fbddd2006-09-07 11:51:23 +020088
89 /*TLB-entry PCI registers*/
Stefan Roese94b62702010-04-14 13:57:18 +020090 tlbentry( 0xEEC00000, SZ_1K, 0xEEC00000, 1, AC_RWX | SA_IG )
Stefan Roese42fbddd2006-09-07 11:51:23 +020091
92 /* TLB-entry for peripherals */
Stefan Roese94b62702010-04-14 13:57:18 +020093 tlbentry( 0xEF000000, SZ_16M, 0xEF000000, 1, AC_RWX | SA_IG)
Stefan Roese42fbddd2006-09-07 11:51:23 +020094
Gary Jennejohn9a1263f2007-08-31 15:21:46 +020095 /* TLB-entry PCI IO Space - from sr@denx.de */
Stefan Roese94b62702010-04-14 13:57:18 +020096 tlbentry(0xE8000000, SZ_64K, 0xE8000000, 1, AC_RWX | SA_IG)
Gary Jennejohn9a1263f2007-08-31 15:21:46 +020097
Stefan Roese42fbddd2006-09-07 11:51:23 +020098 tlbtab_end
99
100#if defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
101 /*
102 * For NAND booting the first TLB has to be reconfigured to full size
103 * and with caching disabled after running from RAM!
104 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105#define TLB00 TLB0(CONFIG_SYS_BOOT_BASE_ADDR, SZ_256M)
106#define TLB01 TLB1(CONFIG_SYS_BOOT_BASE_ADDR, 1)
Stefan Roese94b62702010-04-14 13:57:18 +0200107#define TLB02 TLB2(AC_RWX | SA_IG)
Stefan Roese42fbddd2006-09-07 11:51:23 +0200108
109 .globl reconfig_tlb0
110reconfig_tlb0:
111 sync
112 isync
Stefan Roese200221b2009-03-26 16:14:13 +0100113 addi r4,r0,CONFIG_SYS_TLB_FOR_BOOT_FLASH /* TLB entry # */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200114 lis r5,TLB00@h
115 ori r5,r5,TLB00@l
116 tlbwe r5,r4,0x0000 /* Save it out */
117 lis r5,TLB01@h
118 ori r5,r5,TLB01@l
119 tlbwe r5,r4,0x0001 /* Save it out */
120 lis r5,TLB02@h
121 ori r5,r5,TLB02@l
122 tlbwe r5,r4,0x0002 /* Save it out */
123 sync
124 isync
125 blr
126#endif