blob: b49373442a2ce980e69bd8b7a9c089acd3708a9f [file] [log] [blame]
Frieder Schrempf199dfd92021-09-29 16:42:42 +02001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Copyright (C) 2019 Kontron Electronics GmbH
4 */
5
6#include <asm/arch/imx8mm_pins.h>
7#include <asm/arch/clock.h>
8#include <asm/arch/ddr.h>
9#include <asm/arch/imx-regs.h>
10#include <asm/arch/sys_proto.h>
11#include <asm/global_data.h>
12#include <asm/gpio.h>
13#include <asm/mach-imx/boot_mode.h>
14#include <asm/mach-imx/iomux-v3.h>
15#include <dm/uclass.h>
Fabio Estevam75aad882022-06-09 17:13:31 -030016#include <dm/device.h>
17#include <dm/uclass-internal.h>
18#include <dm/device-internal.h>
Frieder Schrempf199dfd92021-09-29 16:42:42 +020019#include <hang.h>
20#include <i2c.h>
21#include <init.h>
22#include <linux/errno.h>
23#include <linux/delay.h>
24#include <power/pca9450.h>
25#include <power/pmic.h>
26#include <spl.h>
27
28DECLARE_GLOBAL_DATA_PTR;
29
30enum {
31 BOARD_TYPE_KTN_N801X,
Frieder Schrempf3048ecd2022-08-24 15:59:19 +020032 BOARD_TYPE_KTN_N802X,
Frieder Schrempf199dfd92021-09-29 16:42:42 +020033 BOARD_TYPE_MAX
34};
35
Frieder Schrempf199dfd92021-09-29 16:42:42 +020036#define I2C_PAD_CTRL (PAD_CTL_DSE6 | PAD_CTL_HYS | PAD_CTL_PUE)
Frieder Schrempf199dfd92021-09-29 16:42:42 +020037
Frieder Schrempf199dfd92021-09-29 16:42:42 +020038static iomux_v3_cfg_t const i2c1_pads[] = {
39 IMX8MM_PAD_I2C1_SCL_I2C1_SCL | MUX_PAD_CTRL(I2C_PAD_CTRL) | MUX_MODE_SION,
40 IMX8MM_PAD_I2C1_SDA_I2C1_SDA | MUX_PAD_CTRL(I2C_PAD_CTRL) | MUX_MODE_SION
41};
42
Frieder Schrempf199dfd92021-09-29 16:42:42 +020043int spl_board_boot_device(enum boot_device boot_dev_spl)
44{
45 switch (boot_dev_spl) {
46 case USB_BOOT:
47 return BOOT_DEVICE_BOARD;
48 case SPI_NOR_BOOT:
49 return BOOT_DEVICE_SPI;
50 case SD1_BOOT:
51 case MMC1_BOOT:
52 return BOOT_DEVICE_MMC1;
53 case SD2_BOOT:
54 case MMC2_BOOT:
55 return BOOT_DEVICE_MMC2;
56 default:
57 return BOOT_DEVICE_NONE;
58 }
59}
60
61bool check_ram_available(long size)
62{
63 long sz = get_ram_size((long *)PHYS_SDRAM, size);
64
65 if (sz == size)
66 return true;
67
68 return false;
69}
70
71static void spl_dram_init(void)
72{
73 u32 size = 0;
74
75 /*
76 * Try the default DDR settings in lpddr4_timing.c to
77 * comply with the Micron 4GB DDR.
78 */
79 if (!ddr_init(&dram_timing) && check_ram_available(SZ_4G)) {
80 size = 4;
81 } else {
82 /*
83 * Overwrite some values to comply with the Micron 1GB/2GB DDRs.
84 */
85 dram_timing.ddrc_cfg[2].val = 0xa1080020;
86 dram_timing.ddrc_cfg[37].val = 0x1f;
87
Frieder Schrempf6d6eced2022-08-24 15:59:13 +020088 dram_timing.fsp_msg[0].fsp_cfg[8].val = 0x110;
89 dram_timing.fsp_msg[0].fsp_cfg[20].val = 0x1;
90 dram_timing.fsp_msg[1].fsp_cfg[9].val = 0x110;
91 dram_timing.fsp_msg[1].fsp_cfg[21].val = 0x1;
Frieder Schrempf199dfd92021-09-29 16:42:42 +020092 dram_timing.fsp_msg[2].fsp_cfg[10].val = 0x110;
93 dram_timing.fsp_msg[2].fsp_cfg[22].val = 0x1;
Frieder Schrempf199dfd92021-09-29 16:42:42 +020094
95 if (!ddr_init(&dram_timing)) {
96 if (check_ram_available(SZ_2G))
97 size = 2;
98 else if (check_ram_available(SZ_1G))
99 size = 1;
100 }
101 }
102
103 if (size == 0) {
104 printf("Failed to initialize DDR RAM!\n");
105 size = 1;
106 }
107
Frieder Schrempfb296c0e2022-08-24 15:59:18 +0200108 gd->ram_size = size;
Peng Fane9015f32023-06-15 18:09:18 +0800109 writel(size, MCU_BOOTROM_BASE_ADDR);
Frieder Schrempf199dfd92021-09-29 16:42:42 +0200110}
111
Frieder Schrempf199dfd92021-09-29 16:42:42 +0200112int do_board_detect(void)
113{
Frieder Schrempf3048ecd2022-08-24 15:59:19 +0200114 struct udevice *udev;
Frieder Schrempfb296c0e2022-08-24 15:59:18 +0200115
Frieder Schrempf199dfd92021-09-29 16:42:42 +0200116 /*
Frieder Schrempf3048ecd2022-08-24 15:59:19 +0200117 * Check for the RTC on the OSM module.
118 */
119 imx_iomux_v3_setup_multiple_pads(i2c1_pads, ARRAY_SIZE(i2c1_pads));
120
121 if (i2c_get_chip_for_busnum(0, 0x52, 0, &udev) == 0) {
122 gd->board_type = BOARD_TYPE_KTN_N802X;
123 printf("Kontron OSM-S i.MX8MM (N802X) module, %u GB RAM detected\n",
124 (unsigned int)gd->ram_size);
125 } else {
126 gd->board_type = BOARD_TYPE_KTN_N801X;
127 printf("Kontron SL i.MX8MM (N801X) module, %u GB RAM detected\n",
128 (unsigned int)gd->ram_size);
129 }
130
131 /*
Frieder Schrempf199dfd92021-09-29 16:42:42 +0200132 * Check the I2C PMIC to detect the deprecated SoM with DA9063.
133 */
134 imx_iomux_v3_setup_multiple_pads(i2c1_pads, ARRAY_SIZE(i2c1_pads));
135
Frieder Schrempfb296c0e2022-08-24 15:59:18 +0200136 if (i2c_get_chip_for_busnum(0, 0x58, 0, &udev) == 0) {
Frieder Schrempf199dfd92021-09-29 16:42:42 +0200137 printf("### ATTENTION: DEPRECATED SOM REVISION (N8010 Rev0) DETECTED! ###\n");
Frieder Schrempfa9f81852022-08-24 15:52:23 +0200138 printf("### THIS HW IS NOT SUPPORTED AND BOOTING WILL PROBABLY FAIL ###\n");
Frieder Schrempf199dfd92021-09-29 16:42:42 +0200139 printf("### PLEASE UPGRADE TO LATEST MODULE ###\n");
140 }
141
Frieder Schrempf199dfd92021-09-29 16:42:42 +0200142 return 0;
143}
144
145int board_fit_config_name_match(const char *name)
146{
Frieder Schrempf199dfd92021-09-29 16:42:42 +0200147 if (gd->board_type == BOARD_TYPE_KTN_N801X && is_imx8mm() &&
Frieder Schrempf5375c8a2022-08-24 15:59:15 +0200148 (!strcmp(name, "imx8mm-kontron-n801x-s") ||
149 !strcmp(name, "imx8mm-kontron-bl")))
Frieder Schrempf199dfd92021-09-29 16:42:42 +0200150 return 0;
151
Frieder Schrempf3048ecd2022-08-24 15:59:19 +0200152 if (gd->board_type == BOARD_TYPE_KTN_N802X && is_imx8mm() &&
153 (!strcmp(name, "imx8mm-kontron-n802x-s") ||
154 !strcmp(name, "imx8mm-kontron-bl-osm-s")))
155 return 0;
156
Frieder Schrempf199dfd92021-09-29 16:42:42 +0200157 return -1;
158}
159
160void spl_board_init(void)
161{
162 struct udevice *dev;
163 int ret;
164
Marek Vasut085555f2022-09-19 21:41:15 +0200165 arch_misc_init();
Fabio Estevam75aad882022-06-09 17:13:31 -0300166
Frieder Schrempf199dfd92021-09-29 16:42:42 +0200167 puts("Normal Boot\n");
168
169 ret = uclass_get_device_by_name(UCLASS_CLK,
170 "clock-controller@30380000",
171 &dev);
172 if (ret < 0)
173 printf("Failed to find clock node. Check device tree\n");
174}
175
Frieder Schrempf199dfd92021-09-29 16:42:42 +0200176static int power_init_board(void)
177{
178 struct udevice *dev;
179 int ret = pmic_get("pmic@25", &dev);
180
181 if (ret == -ENODEV)
182 puts("No pmic found\n");
183
184 if (ret)
185 return ret;
186
187 /* BUCKxOUT_DVS0/1 control BUCK123 output, clear PRESET_EN */
188 pmic_reg_write(dev, PCA9450_BUCK123_DVS, 0x29);
189
190 /* increase VDD_DRAM to 0.95V for 1.5GHz DDR */
191 pmic_reg_write(dev, PCA9450_BUCK3OUT_DVS0, 0x1c);
192
193 /* set VDD_SNVS_0V8 from default 0.85V to 0.8V */
194 pmic_reg_write(dev, PCA9450_LDO2CTRL, 0xC0);
195
Frieder Schrempf199dfd92021-09-29 16:42:42 +0200196 return 0;
197}
198
199void board_init_f(ulong dummy)
200{
201 int ret;
202
203 arch_cpu_init();
204
205 init_uart_clk(2);
206
Frieder Schrempf199dfd92021-09-29 16:42:42 +0200207 timer_init();
208
Frieder Schrempf199dfd92021-09-29 16:42:42 +0200209 /* Clear the BSS. */
210 memset(__bss_start, 0, __bss_end - __bss_start);
211
212 ret = spl_init();
213 if (ret) {
214 debug("spl_init() failed: %d\n", ret);
215 hang();
216 }
217
Peng Fan8f525782022-06-11 20:21:00 +0800218 preloader_console_init();
219
Frieder Schrempf199dfd92021-09-29 16:42:42 +0200220 enable_tzc380();
221
222 /* PMIC initialization */
223 power_init_board();
224
225 /* DDR initialization */
226 spl_dram_init();
227
228 /* Detect the board type */
229 do_board_detect();
230
231 board_init_r(NULL, 0);
232}