wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2002 |
| 3 | * Daniel Engström, Omicron Ceti AB, daniel@omicron.se. |
| 4 | * |
| 5 | * See file CREDITS for list of people who contributed to this |
| 6 | * project. |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or |
| 9 | * modify it under the terms of the GNU General Public License as |
| 10 | * published by the Free Software Foundation; either version 2 of |
| 11 | * the License, or (at your option) any later version. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, |
| 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 16 | * GNU General Public License for more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License |
| 19 | * along with this program; if not, write to the Free Software |
| 20 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 21 | * MA 02111-1307 USA |
| 22 | */ |
| 23 | |
| 24 | /* |
| 25 | * board/config.h - configuration options, board specific |
| 26 | */ |
| 27 | |
| 28 | #ifndef __CONFIG_H |
| 29 | #define __CONFIG_H |
| 30 | |
Graeme Russ | 2fe2a97 | 2008-09-07 07:08:42 +1000 | [diff] [blame] | 31 | #define GRUSS_TESTING |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 32 | /* |
| 33 | * High Level Configuration Options |
| 34 | * (easy to change) |
| 35 | */ |
| 36 | |
| 37 | #define CONFIG_X86 1 /* This is a X86 CPU */ |
Graeme Russ | 27a2bf4 | 2009-02-24 21:12:20 +1100 | [diff] [blame] | 38 | #define CONFIG_SYS_SC520 1 /* Include support for AMD SC520 */ |
wdenk | abda5ca | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 39 | #define CONFIG_ALI152X 1 /* Include support for Ali 152x SIO */ |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 40 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 41 | #define CONFIG_SYS_SDRAM_PRECHARGE_DELAY 6 /* 6T */ |
| 42 | #define CONFIG_SYS_SDRAM_REFRESH_RATE 78 /* 7.8uS (choices are 7.8, 15.6, 31.2 or 62.5uS) */ |
| 43 | #define CONFIG_SYS_SDRAM_RAS_CAS_DELAY 3 /* 3T */ |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 44 | |
| 45 | /* define at most one of these */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 46 | #undef CONFIG_SYS_SDRAM_CAS_LATENCY_2T |
| 47 | #define CONFIG_SYS_SDRAM_CAS_LATENCY_3T |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 48 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 49 | #define CONFIG_SYS_SC520_HIGH_SPEED 0 /* 100 or 133MHz */ |
Graeme Russ | 27a2bf4 | 2009-02-24 21:12:20 +1100 | [diff] [blame] | 50 | #undef CONFIG_SYS_SC520_RESET /* use SC520 MMCR's to reset cpu */ |
| 51 | #undef CONFIG_SYS_SC520_TIMER /* use SC520 swtimers */ |
| 52 | #define CONFIG_SYS_GENERIC_TIMER 1 /* use the i8254 PIT timers */ |
| 53 | #undef CONFIG_SYS_TSC_TIMER /* use the Pentium TSC timers */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 54 | #define CONFIG_SYS_USE_SIO_UART 0 /* prefer the uarts on the SIO to those |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 55 | * in the SC520 on the CDP */ |
Graeme Russ | 77290ee | 2009-02-24 21:13:40 +1100 | [diff] [blame] | 56 | #define CONFIG_SYS_PCAT_INTERRUPTS |
| 57 | #define CONFIG_SYS_NUM_IRQS 16 |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 58 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 59 | #define CONFIG_SYS_STACK_SIZE 0x8000 /* Size of bootloader stack */ |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 60 | |
| 61 | #define CONFIG_SHOW_BOOT_PROGRESS 1 |
| 62 | #define CONFIG_LAST_STAGE_INIT 1 |
| 63 | |
| 64 | /* |
| 65 | * Size of malloc() pool |
| 66 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 67 | #define CONFIG_MALLOC_SIZE (CONFIG_ENV_SIZE + 128*1024) |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 68 | |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 69 | #define CONFIG_BAUDRATE 9600 |
| 70 | |
Jon Loeliger | 49851be | 2007-07-04 22:33:30 -0500 | [diff] [blame] | 71 | /* |
Jon Loeliger | 5c4ddae | 2007-07-10 10:12:10 -0500 | [diff] [blame] | 72 | * BOOTP options |
| 73 | */ |
| 74 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 75 | #define CONFIG_BOOTP_BOOTPATH |
| 76 | #define CONFIG_BOOTP_GATEWAY |
| 77 | #define CONFIG_BOOTP_HOSTNAME |
| 78 | |
| 79 | |
| 80 | /* |
Jon Loeliger | 49851be | 2007-07-04 22:33:30 -0500 | [diff] [blame] | 81 | * Command line configuration. |
| 82 | */ |
| 83 | #include <config_cmd_default.h> |
| 84 | |
| 85 | #define CONFIG_CMD_PCI |
Graeme Russ | 2fe2a97 | 2008-09-07 07:08:42 +1000 | [diff] [blame] | 86 | #ifndef GRUSS_TESTING |
Dave Liu | a566ebd | 2008-03-26 22:50:45 +0800 | [diff] [blame] | 87 | #define CONFIG_CMD_SATA |
Graeme Russ | 2fe2a97 | 2008-09-07 07:08:42 +1000 | [diff] [blame] | 88 | #else |
| 89 | #undef CONFIG_CMD_SATA |
| 90 | #endif |
Jon Loeliger | 49851be | 2007-07-04 22:33:30 -0500 | [diff] [blame] | 91 | #define CONFIG_CMD_JFFS2 |
Jon Loeliger | 49851be | 2007-07-04 22:33:30 -0500 | [diff] [blame] | 92 | #define CONFIG_CMD_NET |
| 93 | #define CONFIG_CMD_EEPROM |
| 94 | |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 95 | #define CONFIG_BOOTDELAY 15 |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 96 | #define CONFIG_BOOTARGS "root=/dev/mtdblock0 console=ttyS0,9600" |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 97 | /* #define CONFIG_BOOTCOMMAND "bootm 38000000" */ |
| 98 | |
Jon Loeliger | 49851be | 2007-07-04 22:33:30 -0500 | [diff] [blame] | 99 | #if defined(CONFIG_CMD_KGDB) |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 100 | #define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port */ |
| 101 | #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ |
| 102 | #endif |
| 103 | |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 104 | /* |
| 105 | * Miscellaneous configurable options |
| 106 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 107 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
| 108 | #define CONFIG_SYS_PROMPT "boot > " /* Monitor Command Prompt */ |
| 109 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
| 110 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
| 111 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 112 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 113 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 114 | #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */ |
| 115 | #define CONFIG_SYS_MEMTEST_END 0x01000000 /* 1 ... 16 MB in DRAM */ |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 116 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 117 | #undef CONFIG_SYS_CLKS_IN_HZ /* everything, incl board info, in Hz */ |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 118 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 119 | #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */ |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 120 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 121 | #define CONFIG_SYS_HZ 1024 /* incrementer freq: 1kHz */ |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 122 | |
| 123 | /* valid baudrates */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 124 | #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 } |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 125 | |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 126 | /*----------------------------------------------------------------------- |
| 127 | * Physical Memory Map |
| 128 | */ |
| 129 | #define CONFIG_NR_DRAM_BANKS 4 /* we have 4 banks of DRAM */ |
| 130 | |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 131 | /*----------------------------------------------------------------------- |
| 132 | * FLASH and environment organization |
| 133 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 134 | #define CONFIG_SYS_MAX_FLASH_BANKS 3 /* max number of memory banks */ |
| 135 | #define CONFIG_SYS_MAX_FLASH_SECT 64 /* max number of sectors on one chip */ |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 136 | |
| 137 | /* timeout values are in ticks */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 138 | #define CONFIG_SYS_FLASH_ERASE_TOUT (2*CONFIG_SYS_HZ) /* Timeout for Flash Erase */ |
| 139 | #define CONFIG_SYS_FLASH_WRITE_TOUT (2*CONFIG_SYS_HZ) /* Timeout for Flash Write */ |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 140 | |
wdenk | abda5ca | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 141 | #define CONFIG_SPI_EEPROM /* Support for SPI EEPROMs (AT25128) */ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 142 | #define CONFIG_MW_EEPROM /* Support for MicroWire EEPROMs (AT93LC46) */ |
wdenk | abda5ca | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 143 | |
wdenk | abda5ca | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 144 | /* allow to overwrite serial and ethaddr */ |
| 145 | #define CONFIG_ENV_OVERWRITE |
| 146 | |
wdenk | abda5ca | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 147 | /* Environment in EEPROM */ |
Jean-Christophe PLAGNIOL-VILLARD | e46af64 | 2008-09-05 09:19:30 +0200 | [diff] [blame] | 148 | #define CONFIG_ENV_IS_IN_EEPROM 1 |
wdenk | abda5ca | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 149 | #define CONFIG_SPI |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 150 | #define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment EEPROM 16k is SPI is used or 128 bytes if MW is used*/ |
| 151 | #define CONFIG_ENV_OFFSET 0 |
Graeme Russ | 27a2bf4 | 2009-02-24 21:12:20 +1100 | [diff] [blame] | 152 | #define CONFIG_SYS_SC520_CDP_USE_SPI /* Store configuration in the SPI part */ |
| 153 | #undef CONFIG_SYS_SC520_CDP_USE_MW /* Store configuration in the MicroWire part */ |
wdenk | abda5ca | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 154 | #define CONFIG_SPI_X 1 |
Wolfgang Denk | 47f5779 | 2005-08-08 01:03:24 +0200 | [diff] [blame] | 155 | |
| 156 | /* |
| 157 | * JFFS2 partitions |
| 158 | */ |
| 159 | /* No command line, one static partition, whole device */ |
| 160 | #undef CONFIG_JFFS2_CMDLINE |
| 161 | #define CONFIG_JFFS2_DEV "nor0" |
| 162 | #define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF |
| 163 | #define CONFIG_JFFS2_PART_OFFSET 0x00000000 |
| 164 | |
| 165 | /* mtdparts command line support */ |
| 166 | /* |
| 167 | #define CONFIG_JFFS2_CMDLINE |
| 168 | #define MTDIDS_DEFAULT "nor0=SC520CDP Flash Bank #0" |
| 169 | #define MTDPARTS_DEFAULT "mtdparts=SC520CDP Flash Bank #0:-(jffs2)" |
| 170 | */ |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 171 | |
| 172 | /*----------------------------------------------------------------------- |
| 173 | * Device drivers |
| 174 | */ |
| 175 | #define CONFIG_NET_MULTI /* Multi ethernet cards support */ |
| 176 | #define CONFIG_PCNET |
| 177 | #define CONFIG_PCNET_79C973 |
| 178 | #define CONFIG_PCNET_79C975 |
| 179 | #define PCNET_HAS_PROM 1 |
wdenk | abda5ca | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 180 | |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 181 | /************************************************************ |
mushtaq khan | 5651b34 | 2007-04-20 14:23:02 +0530 | [diff] [blame] | 182 | *SATA/Native Stuff |
| 183 | ************************************************************/ |
Graeme Russ | 2fe2a97 | 2008-09-07 07:08:42 +1000 | [diff] [blame] | 184 | #ifndef GRUSS_TESTING |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 185 | #define CONFIG_SYS_SATA_MAXBUS 2 /*Max Sata buses supported */ |
| 186 | #define CONFIG_SYS_SATA_DEVS_PER_BUS 2 /*Max no. of devices per bus/port */ |
| 187 | #define CONFIG_SYS_SATA_MAX_DEVICE (CONFIG_SYS_SATA_MAXBUS* CONFIG_SYS_SATA_DEVS_PER_BUS) |
Jean-Christophe PLAGNIOL-VILLARD | 92dbcc3 | 2008-08-13 01:40:39 +0200 | [diff] [blame] | 188 | #define CONFIG_ATA_PIIX 1 /*Supports ata_piix driver */ |
Graeme Russ | 2fe2a97 | 2008-09-07 07:08:42 +1000 | [diff] [blame] | 189 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 190 | #undef CONFIG_SYS_SATA_MAXBUS |
| 191 | #undef CONFIG_SYS_SATA_DEVS_PER_BUS |
| 192 | #undef CONFIG_SYS_SATA_MAX_DEVICE |
Graeme Russ | 2fe2a97 | 2008-09-07 07:08:42 +1000 | [diff] [blame] | 193 | #undef CONFIG_ATA_PIIX |
| 194 | #endif |
| 195 | |
mushtaq khan | 5651b34 | 2007-04-20 14:23:02 +0530 | [diff] [blame] | 196 | |
| 197 | /************************************************************ |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 198 | * DISK Partition support |
| 199 | ************************************************************/ |
| 200 | #define CONFIG_DOS_PARTITION |
| 201 | #define CONFIG_MAC_PARTITION |
| 202 | #define CONFIG_ISO_PARTITION /* Experimental */ |
| 203 | |
| 204 | /************************************************************ |
wdenk | abda5ca | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 205 | * Video/Keyboard support |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 206 | ************************************************************/ |
Graeme Russ | 2fe2a97 | 2008-09-07 07:08:42 +1000 | [diff] [blame] | 207 | #ifndef GRUSS_TESTING |
wdenk | abda5ca | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 208 | #define CONFIG_VIDEO /* To enable video controller support */ |
Graeme Russ | 2fe2a97 | 2008-09-07 07:08:42 +1000 | [diff] [blame] | 209 | #else |
| 210 | #undef CONFIG_VIDEO |
| 211 | #endif |
wdenk | abda5ca | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 212 | #define CONFIG_I8042_KBD |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 213 | #define CONFIG_SYS_ISA_IO 0 |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 214 | |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 215 | /************************************************************ |
| 216 | * RTC |
| 217 | ***********************************************************/ |
| 218 | #define CONFIG_RTC_MC146818 |
| 219 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 220 | |
| 221 | /* |
| 222 | * PCI stuff |
| 223 | */ |
Graeme Russ | 2fe2a97 | 2008-09-07 07:08:42 +1000 | [diff] [blame] | 224 | #ifndef GRUSS_TESTING |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 225 | #define CONFIG_PCI /* include pci support */ |
| 226 | #define CONFIG_PCI_PNP /* pci plug-and-play */ |
| 227 | #define CONFIG_PCI_SCAN_SHOW |
| 228 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 229 | #define CONFIG_SYS_FIRST_PCI_IRQ 10 |
| 230 | #define CONFIG_SYS_SECOND_PCI_IRQ 9 |
| 231 | #define CONFIG_SYS_THIRD_PCI_IRQ 11 |
| 232 | #define CONFIG_SYS_FORTH_PCI_IRQ 15 |
Graeme Russ | 2fe2a97 | 2008-09-07 07:08:42 +1000 | [diff] [blame] | 233 | #else |
| 234 | #undef CONFIG_PCI |
| 235 | #undef CONFIG_PCI_PNP |
| 236 | #undef CONFIG_PCI_SCAN_SHOW |
| 237 | #endif |
| 238 | |
wdenk | abda5ca | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 239 | |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 240 | #endif /* __CONFIG_H */ |