blob: 3a9f60f169d893917374c92bc5e3b3b9b5516ca7 [file] [log] [blame]
Prafulla Wadaskar46c54fd2009-06-29 20:56:43 +05301/*
2 * (C) Copyright 2009
3 * Marvell Semiconductor <www.marvell.com>
4 * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
5 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Prafulla Wadaskar46c54fd2009-06-29 20:56:43 +05307 */
8
9#include <common.h>
10#include <asm/io.h>
11#include <usb.h>
12#include "ehci.h"
Stefan Roese9aa31972015-06-29 14:58:15 +020013#include <linux/mbus.h>
Lei Wen298ae912011-10-18 20:11:42 +053014#include <asm/arch/cpu.h>
Albert ARIBAUD994bca22012-01-15 22:08:40 +000015
16#if defined(CONFIG_KIRKWOOD)
Stefan Roesec2437842014-10-22 12:13:06 +020017#include <asm/arch/soc.h>
Albert ARIBAUD994bca22012-01-15 22:08:40 +000018#elif defined(CONFIG_ORION5X)
19#include <asm/arch/orion5x.h>
20#endif
Prafulla Wadaskar46c54fd2009-06-29 20:56:43 +053021
Albert ARIBAUDc3c76452012-01-15 22:08:39 +000022DECLARE_GLOBAL_DATA_PTR;
23
Prafulla Wadaskar46c54fd2009-06-29 20:56:43 +053024#define USB_WINDOW_CTRL(i) (0x320 + ((i) << 4))
25#define USB_WINDOW_BASE(i) (0x324 + ((i) << 4))
26#define USB_TARGET_DRAM 0x0
27
28/*
29 * USB 2.0 Bridge Address Decoding registers setup
30 */
Stefan Roese9aa31972015-06-29 14:58:15 +020031#ifdef CONFIG_ARMADA_XP
32
33#define MVUSB0_BASE MVEBU_USB20_BASE
34
35/*
36 * Once all the older Marvell SoC's (Orion, Kirkwood) are converted
37 * to the common mvebu archticture including the mbus setup, this
38 * will be the only function needed to configure the access windows
39 */
40static void usb_brg_adrdec_setup(void)
41{
42 const struct mbus_dram_target_info *dram;
43 int i;
44
45 dram = mvebu_mbus_dram_info();
46
47 for (i = 0; i < 4; i++) {
Stefan Roese44123cf2015-07-22 10:01:30 +020048 writel(0, MVUSB0_BASE + USB_WINDOW_CTRL(i));
49 writel(0, MVUSB0_BASE + USB_WINDOW_BASE(i));
Stefan Roese9aa31972015-06-29 14:58:15 +020050 }
51
52 for (i = 0; i < dram->num_cs; i++) {
53 const struct mbus_dram_window *cs = dram->cs + i;
54
55 /* Write size, attributes and target id to control register */
Stefan Roese44123cf2015-07-22 10:01:30 +020056 writel(((cs->size - 1) & 0xffff0000) | (cs->mbus_attr << 8) |
57 (dram->mbus_dram_target_id << 4) | 1,
58 MVUSB0_BASE + USB_WINDOW_CTRL(i));
Stefan Roese9aa31972015-06-29 14:58:15 +020059
60 /* Write base address to base register */
Stefan Roese44123cf2015-07-22 10:01:30 +020061 writel(cs->base, MVUSB0_BASE + USB_WINDOW_BASE(i));
Stefan Roese9aa31972015-06-29 14:58:15 +020062 }
63}
64#else
Prafulla Wadaskar46c54fd2009-06-29 20:56:43 +053065static void usb_brg_adrdec_setup(void)
66{
67 int i;
Albert ARIBAUDc3c76452012-01-15 22:08:39 +000068 u32 size, base, attrib;
Prafulla Wadaskar46c54fd2009-06-29 20:56:43 +053069
70 for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
71
72 /* Enable DRAM bank */
73 switch (i) {
74 case 0:
Albert ARIBAUDc3c76452012-01-15 22:08:39 +000075 attrib = MVUSB0_CPU_ATTR_DRAM_CS0;
Prafulla Wadaskar46c54fd2009-06-29 20:56:43 +053076 break;
77 case 1:
Albert ARIBAUDc3c76452012-01-15 22:08:39 +000078 attrib = MVUSB0_CPU_ATTR_DRAM_CS1;
Prafulla Wadaskar46c54fd2009-06-29 20:56:43 +053079 break;
80 case 2:
Albert ARIBAUDc3c76452012-01-15 22:08:39 +000081 attrib = MVUSB0_CPU_ATTR_DRAM_CS2;
Prafulla Wadaskar46c54fd2009-06-29 20:56:43 +053082 break;
83 case 3:
Albert ARIBAUDc3c76452012-01-15 22:08:39 +000084 attrib = MVUSB0_CPU_ATTR_DRAM_CS3;
Prafulla Wadaskar46c54fd2009-06-29 20:56:43 +053085 break;
86 default:
87 /* invalide bank, disable access */
88 attrib = 0;
89 break;
90 }
91
Albert ARIBAUDc3c76452012-01-15 22:08:39 +000092 size = gd->bd->bi_dram[i].size;
93 base = gd->bd->bi_dram[i].start;
Prafulla Wadaskar46c54fd2009-06-29 20:56:43 +053094 if ((size) && (attrib))
Stefan Roese44123cf2015-07-22 10:01:30 +020095 writel(MVCPU_WIN_CTRL_DATA(size, USB_TARGET_DRAM,
96 attrib, MVCPU_WIN_ENABLE),
97 MVUSB0_BASE + USB_WINDOW_CTRL(i));
Prafulla Wadaskar46c54fd2009-06-29 20:56:43 +053098 else
Stefan Roese44123cf2015-07-22 10:01:30 +020099 writel(MVCPU_WIN_DISABLE,
100 MVUSB0_BASE + USB_WINDOW_CTRL(i));
Prafulla Wadaskar46c54fd2009-06-29 20:56:43 +0530101
Stefan Roese44123cf2015-07-22 10:01:30 +0200102 writel(base, MVUSB0_BASE + USB_WINDOW_BASE(i));
Prafulla Wadaskar46c54fd2009-06-29 20:56:43 +0530103 }
104}
Stefan Roese9aa31972015-06-29 14:58:15 +0200105#endif
Prafulla Wadaskar46c54fd2009-06-29 20:56:43 +0530106
107/*
108 * Create the appropriate control structures to manage
109 * a new EHCI host controller.
110 */
Troy Kisky7d6bbb92013-10-10 15:27:57 -0700111int ehci_hcd_init(int index, enum usb_init_type init,
112 struct ehci_hccr **hccr, struct ehci_hcor **hcor)
Prafulla Wadaskar46c54fd2009-06-29 20:56:43 +0530113{
114 usb_brg_adrdec_setup();
115
Lucas Stach3494a4c2012-09-26 00:14:35 +0200116 *hccr = (struct ehci_hccr *)(MVUSB0_BASE + 0x100);
117 *hcor = (struct ehci_hcor *)((uint32_t) *hccr
118 + HC_LENGTH(ehci_readl(&(*hccr)->cr_capbase)));
Prafulla Wadaskar46c54fd2009-06-29 20:56:43 +0530119
Albert ARIBAUDc3c76452012-01-15 22:08:39 +0000120 debug("ehci-marvell: init hccr %x and hcor %x hc_length %d\n",
Lucas Stach3494a4c2012-09-26 00:14:35 +0200121 (uint32_t)*hccr, (uint32_t)*hcor,
122 (uint32_t)HC_LENGTH(ehci_readl(&(*hccr)->cr_capbase)));
Prafulla Wadaskar46c54fd2009-06-29 20:56:43 +0530123
124 return 0;
125}
126
127/*
128 * Destroy the appropriate control structures corresponding
129 * the the EHCI host controller.
130 */
Lucas Stach3494a4c2012-09-26 00:14:35 +0200131int ehci_hcd_stop(int index)
Prafulla Wadaskar46c54fd2009-06-29 20:56:43 +0530132{
133 return 0;
134}