blob: 4c25964b43a586f1c9c3768222bbe4b1483fd813 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Bo Shen06ce3f42014-02-09 15:52:39 +08002/*
3 * Configuration settings for the SAMA5D3 Xplained board.
4 *
5 * Copyright (C) 2014 Atmel Corporation
6 * Bo Shen <voice.shen@atmel.com>
Bo Shen06ce3f42014-02-09 15:52:39 +08007 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
Fabien Lehoussel04df71a2020-02-24 16:45:31 +010012#include <linux/sizes.h>
Wu, Josh42587542015-03-30 14:51:19 +080013#include "at91-sama5_common.h"
Bo Shen06ce3f42014-02-09 15:52:39 +080014
Bo Shen06ce3f42014-02-09 15:52:39 +080015/*
16 * This needs to be defined for the OHCI code to work but it is defined as
17 * ATMEL_ID_UHPHS in the CPU specific header files.
18 */
Wenyou Yangd19b9012017-09-14 11:07:42 +080019#define ATMEL_ID_UHP 32
Bo Shen06ce3f42014-02-09 15:52:39 +080020
21/*
22 * Specify the clock enable bit in the PMC_SCER register.
23 */
Wenyou Yangd19b9012017-09-14 11:07:42 +080024#define ATMEL_PMC_UHP (1 << 6)
Bo Shen06ce3f42014-02-09 15:52:39 +080025
Bo Shen06ce3f42014-02-09 15:52:39 +080026/* SDRAM */
Wenyou Yangd19b9012017-09-14 11:07:42 +080027#define CONFIG_SYS_SDRAM_BASE 0x20000000
Bo Shen06ce3f42014-02-09 15:52:39 +080028#define CONFIG_SYS_SDRAM_SIZE 0x10000000
29
Bo Shen735ef1a2014-03-19 14:48:45 +080030#ifdef CONFIG_SPL_BUILD
Wenyou Yang9ddd6fc2017-04-14 08:51:45 +080031#define CONFIG_SYS_INIT_SP_ADDR 0x318000
Bo Shen735ef1a2014-03-19 14:48:45 +080032#else
Bo Shen06ce3f42014-02-09 15:52:39 +080033#define CONFIG_SYS_INIT_SP_ADDR \
Wenyou Yang9ddd6fc2017-04-14 08:51:45 +080034 (CONFIG_SYS_SDRAM_BASE + 16 * 1024 - GENERATED_GBL_DATA_SIZE)
Bo Shen735ef1a2014-03-19 14:48:45 +080035#endif
Bo Shen06ce3f42014-02-09 15:52:39 +080036
37/* NAND flash */
Bo Shen06ce3f42014-02-09 15:52:39 +080038#ifdef CONFIG_CMD_NAND
Bo Shen06ce3f42014-02-09 15:52:39 +080039#define CONFIG_SYS_MAX_NAND_DEVICE 1
Wenyou Yangd19b9012017-09-14 11:07:42 +080040#define CONFIG_SYS_NAND_BASE 0x60000000
Bo Shen06ce3f42014-02-09 15:52:39 +080041/* our ALE is AD21 */
42#define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
43/* our CLE is AD22 */
44#define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
45#define CONFIG_SYS_NAND_ONFI_DETECTION
Tom Rini00448d22017-07-28 21:31:42 -040046#endif
Bo Shen06ce3f42014-02-09 15:52:39 +080047
Bo Shen06ce3f42014-02-09 15:52:39 +080048/* USB */
Bo Shen06ce3f42014-02-09 15:52:39 +080049#ifdef CONFIG_CMD_USB
50#define CONFIG_USB_ATMEL
51#define CONFIG_USB_ATMEL_CLK_SEL_UPLL
52#define CONFIG_USB_OHCI_NEW
53#define CONFIG_SYS_USB_OHCI_CPU_INIT
Wenyou Yangd19b9012017-09-14 11:07:42 +080054#define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00600000
Bo Shen06ce3f42014-02-09 15:52:39 +080055#define CONFIG_SYS_USB_OHCI_SLOT_NAME "SAMA5D3 Xplained"
56#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
Bo Shen06ce3f42014-02-09 15:52:39 +080057#endif
58
Bo Shen06ce3f42014-02-09 15:52:39 +080059#define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */
60
Bo Shen735ef1a2014-03-19 14:48:45 +080061/* SPL */
Wenyou Yang9ddd6fc2017-04-14 08:51:45 +080062#define CONFIG_SPL_MAX_SIZE 0x18000
Bo Shen735ef1a2014-03-19 14:48:45 +080063#define CONFIG_SPL_BSS_START_ADDR 0x20000000
64#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
65#define CONFIG_SYS_SPL_MALLOC_START 0x20080000
66#define CONFIG_SYS_SPL_MALLOC_SIZE 0x80000
67
Fabien Lehoussel04df71a2020-02-24 16:45:31 +010068/* size of u-boot.bin to load */
69#define CONFIG_SYS_MONITOR_LEN (2 * SZ_512K)
Bo Shen735ef1a2014-03-19 14:48:45 +080070
Wenyou Yange035ea72017-09-14 11:07:44 +080071#ifdef CONFIG_SD_BOOT
Guillaume GARDET602a16c2014-10-15 17:53:11 +020072#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
Wenyou Yange035ea72017-09-14 11:07:44 +080073#endif
Bo Shen735ef1a2014-03-19 14:48:45 +080074#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
75#define CONFIG_SYS_NAND_5_ADDR_CYCLE
76#define CONFIG_SYS_NAND_PAGE_SIZE 0x800
77#define CONFIG_SYS_NAND_PAGE_COUNT 64
78#define CONFIG_SYS_NAND_OOBSIZE 64
79#define CONFIG_SYS_NAND_BLOCK_SIZE 0x20000
80#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0x0
81
Michael Opdenacker67226142021-05-31 23:23:48 +020082/* Falcon boot support on raw MMC */
83#define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTOR 0x100 /* 128 KiB */
84#define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTORS (CONFIG_CMD_SPL_WRITE_SIZE / 512)
85/* U-Boot proper stored by default at 0x200 (256 KiB) */
86#define CONFIG_SYS_MMCSD_RAW_MODE_KERNEL_SECTOR 0x1000 /* 2MB */
87#define CONFIG_SYS_SPL_ARGS_ADDR 0x22000000
88
89/* Falcon boot support on FAT on MMC */
90#define CONFIG_SPL_FS_LOAD_ARGS_NAME "args"
91#define CONFIG_SPL_FS_LOAD_KERNEL_NAME "uImage"
92
93/* Falcon boot support on raw NAND */
94#define CONFIG_SYS_NAND_SPL_KERNEL_OFFS 0x1a0000
95
Bo Shen735ef1a2014-03-19 14:48:45 +080096#endif