blob: a8886251e01a9da1f3381d9f0aa6d8db069c3362 [file] [log] [blame]
Nobuhiro Iwamatsu868b52b2008-03-25 17:11:24 +09001#ifndef __CONFIG_H
2#define __CONFIG_H
3
Nobuhiro Iwamatsu868b52b2008-03-25 17:11:24 +09004#define CONFIG_CPU_SH7751 1
Nobuhiro Iwamatsu868b52b2008-03-25 17:11:24 +09005#define __LITTLE_ENDIAN__ 1
6
Vladimir Zapolskiy5e72b842016-11-28 00:15:30 +02007#define CONFIG_DISPLAY_BOARDINFO
8
Nobuhiro Iwamatsu868b52b2008-03-25 17:11:24 +09009/* SCIF */
Nobuhiro Iwamatsu868b52b2008-03-25 17:11:24 +090010#define CONFIG_CONS_SCIF1 1
Nobuhiro Iwamatsu868b52b2008-03-25 17:11:24 +090011
Nobuhiro Iwamatsu868b52b2008-03-25 17:11:24 +090012#define CONFIG_ENV_OVERWRITE 1
13
Nobuhiro Iwamatsu868b52b2008-03-25 17:11:24 +090014/* SDRAM */
Vladimir Zapolskiy5d35f6c2016-11-28 00:15:22 +020015#define CONFIG_SYS_SDRAM_BASE 0x8C000000
16#define CONFIG_SYS_SDRAM_SIZE 0x04000000
Nobuhiro Iwamatsu868b52b2008-03-25 17:11:24 +090017
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020018#define CONFIG_SYS_PBSIZE 256
Nobuhiro Iwamatsu868b52b2008-03-25 17:11:24 +090019
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020020#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 32 * 1024 * 1024)
Nobuhiro Iwamatsu868b52b2008-03-25 17:11:24 +090021/* Address of u-boot image in Flash */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020022#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE)
23#define CONFIG_SYS_MONITOR_LEN (256 * 1024)
Nobuhiro Iwamatsu868b52b2008-03-25 17:11:24 +090024/* Size of DRAM reserved for malloc() use */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020025#define CONFIG_SYS_MALLOC_LEN (1024 * 1024)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020026#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
Nobuhiro Iwamatsu868b52b2008-03-25 17:11:24 +090027
28/*
Nobuhiro Iwamatsue0980752008-06-17 16:28:05 +090029 * NOR Flash ( Spantion S29GL256P )
Nobuhiro Iwamatsu868b52b2008-03-25 17:11:24 +090030 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020031#define CONFIG_SYS_FLASH_BASE (0xA0000000)
32#define CONFIG_SYS_MAX_FLASH_BANKS (1)
33#define CONFIG_SYS_MAX_FLASH_SECT 256
34#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
Nobuhiro Iwamatsu868b52b2008-03-25 17:11:24 +090035
Nobuhiro Iwamatsu868b52b2008-03-25 17:11:24 +090036/*
37 * SuperH Clock setting
38 */
39#define CONFIG_SYS_CLK_FREQ 60000000
Nobuhiro Iwamatsue6984492013-08-21 16:11:21 +090040#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020041#define CONFIG_SYS_PLL_SETTLING_TIME 100/* in us */
Nobuhiro Iwamatsu868b52b2008-03-25 17:11:24 +090042
43/*
44 * IDE support
45 */
46#define CONFIG_IDE_RESET 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020047#define CONFIG_SYS_PIO_MODE 1
48#define CONFIG_SYS_IDE_MAXBUS 1 /* IDE bus */
49#define CONFIG_SYS_IDE_MAXDEVICE 1
50#define CONFIG_SYS_ATA_BASE_ADDR 0xb4000000
51#define CONFIG_SYS_ATA_STRIDE 2 /* 1bit shift */
52#define CONFIG_SYS_ATA_DATA_OFFSET 0x1000 /* data reg offset */
53#define CONFIG_SYS_ATA_REG_OFFSET 0x1000 /* reg offset */
54#define CONFIG_SYS_ATA_ALT_OFFSET 0x800 /* alternate register offset */
Albert Aribaud036c6b42010-08-08 05:17:05 +053055#define CONFIG_IDE_SWAP_IO
Nobuhiro Iwamatsu868b52b2008-03-25 17:11:24 +090056
57/*
58 * SuperH PCI Bridge Configration
59 */
Nobuhiro Iwamatsu868b52b2008-03-25 17:11:24 +090060#define CONFIG_SH7751_PCI
Nobuhiro Iwamatsu868b52b2008-03-25 17:11:24 +090061
Nobuhiro Iwamatsu868b52b2008-03-25 17:11:24 +090062#endif /* __CONFIG_H */