blob: 95811018cfe4c37bbeac28e09bad38b5770d8e93 [file] [log] [blame]
Aubrey.Li9da597f2007-03-09 13:38:44 +08001/*
Bin Meng75574052016-02-05 19:30:11 -08002 * U-Boot - Configuration file for BF533 EZKIT board
Aubrey.Li9da597f2007-03-09 13:38:44 +08003 */
4
Mike Frysinger62d2a232008-06-01 09:09:48 -04005#ifndef __CONFIG_BF533_EZKIT_H__
6#define __CONFIG_BF533_EZKIT_H__
Aubrey.Li9da597f2007-03-09 13:38:44 +08007
Mike Frysinger18a407c2009-04-24 17:22:40 -04008#include <asm/config-pre.h>
Mike Frysingerf0dd7922008-02-18 05:26:48 -05009
Aubrey.Li9da597f2007-03-09 13:38:44 +080010
Jon Loeliger8262ada2007-07-04 22:31:49 -050011/*
Mike Frysinger62d2a232008-06-01 09:09:48 -040012 * Processor Settings
Jon Loeliger5c4ddae2007-07-10 10:12:10 -050013 */
Mike Frysinger5b0c1282010-12-23 14:58:37 -050014#define CONFIG_BFIN_CPU bf533-0.3
Mike Frysinger62d2a232008-06-01 09:09:48 -040015#define CONFIG_BFIN_BOOT_MODE BFIN_BOOT_BYPASS
Jon Loeliger5c4ddae2007-07-10 10:12:10 -050016
17
18/*
Mike Frysinger62d2a232008-06-01 09:09:48 -040019 * Clock Settings
20 * CCLK = (CLKIN * VCO_MULT) / CCLK_DIV
21 * SCLK = (CLKIN * VCO_MULT) / SCLK_DIV
Jon Loeliger8262ada2007-07-04 22:31:49 -050022 */
Mike Frysinger62d2a232008-06-01 09:09:48 -040023/* CONFIG_CLKIN_HZ is any value in Hz */
24#define CONFIG_CLKIN_HZ 27000000
25/* CLKIN_HALF controls the DF bit in PLL_CTL 0 = CLKIN */
26/* 1 = CLKIN / 2 */
27#define CONFIG_CLKIN_HALF 0
28/* PLL_BYPASS controls the BYPASS bit in PLL_CTL 0 = do not bypass */
29/* 1 = bypass PLL */
30#define CONFIG_PLL_BYPASS 0
31/* VCO_MULT controls the MSEL (multiplier) bits in PLL_CTL */
32/* Values can range from 0-63 (where 0 means 64) */
33#define CONFIG_VCO_MULT 22
34/* CCLK_DIV controls the core clock divider */
35/* Values can be 1, 2, 4, or 8 ONLY */
36#define CONFIG_CCLK_DIV 1
37/* SCLK_DIV controls the system clock divider */
38/* Values can range from 1-15 */
39#define CONFIG_SCLK_DIV 5
Aubrey.Li9da597f2007-03-09 13:38:44 +080040
Jon Loeliger8262ada2007-07-04 22:31:49 -050041
Mike Frysinger62d2a232008-06-01 09:09:48 -040042/*
43 * Memory Settings
44 */
45#define CONFIG_MEM_SIZE 32
46/* Early EZKITs had 32megs, but later have 64megs */
47#if (CONFIG_MEM_SIZE == 64)
48# define CONFIG_MEM_ADD_WDTH 10
Aubrey.Li9da597f2007-03-09 13:38:44 +080049#else
Mike Frysinger62d2a232008-06-01 09:09:48 -040050# define CONFIG_MEM_ADD_WDTH 9
Aubrey.Li9da597f2007-03-09 13:38:44 +080051#endif
Aubrey.Li9da597f2007-03-09 13:38:44 +080052
Mike Frysinger62d2a232008-06-01 09:09:48 -040053#define CONFIG_EBIU_SDRRC_VAL 0x398
54#define CONFIG_EBIU_SDGCTL_VAL 0x91118d
Aubrey.Li9da597f2007-03-09 13:38:44 +080055
Mike Frysinger62d2a232008-06-01 09:09:48 -040056#define CONFIG_EBIU_AMGCTL_VAL 0xFF
57#define CONFIG_EBIU_AMBCTL0_VAL 0x7BB07BB0
58#define CONFIG_EBIU_AMBCTL1_VAL 0xFFC27BB0
Aubrey.Li9da597f2007-03-09 13:38:44 +080059
Mike Frysinger62d2a232008-06-01 09:09:48 -040060#define CONFIG_SYS_MONITOR_LEN (256 * 1024)
61#define CONFIG_SYS_MALLOC_LEN (128 * 1024)
Aubrey.Li9da597f2007-03-09 13:38:44 +080062
63
64/*
Mike Frysinger62d2a232008-06-01 09:09:48 -040065 * Network Settings
Aubrey.Li9da597f2007-03-09 13:38:44 +080066 */
Mike Frysinger62d2a232008-06-01 09:09:48 -040067#define ADI_CMDS_NETWORK 1
Ben Warren0fd6aae2009-10-04 22:37:03 -070068#define CONFIG_SMC91111 1
Mike Frysinger62d2a232008-06-01 09:09:48 -040069#define CONFIG_SMC91111_BASE 0x20310300
70#define SMC91111_EEPROM_INIT() \
71 do { \
Ben Warren0fd6aae2009-10-04 22:37:03 -070072 bfin_write_FIO_DIR(bfin_read_FIO_DIR() | PF1 | PF0); \
73 bfin_write_FIO_FLAG_C(PF1); \
74 bfin_write_FIO_FLAG_S(PF0); \
Mike Frysinger62d2a232008-06-01 09:09:48 -040075 SSYNC(); \
76 } while (0)
77#define CONFIG_HOSTNAME bf533-ezkit
Aubrey.Li9da597f2007-03-09 13:38:44 +080078
Aubrey.Li9da597f2007-03-09 13:38:44 +080079
80/*
Mike Frysinger62d2a232008-06-01 09:09:48 -040081 * Flash Settings
Aubrey.Li9da597f2007-03-09 13:38:44 +080082 */
Mike Frysinger62d2a232008-06-01 09:09:48 -040083#define CONFIG_SYS_FLASH_BASE 0x20000000
84#define CONFIG_SYS_MAX_FLASH_BANKS 3
85#define CONFIG_SYS_MAX_FLASH_SECT 40
86#define CONFIG_ENV_IS_IN_FLASH
Mike Frysingerce6b6c82009-09-21 18:04:49 -040087#define CONFIG_ENV_ADDR 0x20030000
Mike Frysinger62d2a232008-06-01 09:09:48 -040088#define CONFIG_ENV_SECT_SIZE 0x10000
89#define FLASH_TOT_SECT 40
90
Aubrey.Li9da597f2007-03-09 13:38:44 +080091
92/*
Mike Frysinger62d2a232008-06-01 09:09:48 -040093 * I2C Settings
Aubrey.Li9da597f2007-03-09 13:38:44 +080094 */
Heiko Schocher479a4cf2013-01-29 08:53:15 +010095#define CONFIG_SYS_I2C_SOFT
96#ifdef CONFIG_SYS_I2C_SOFT
97#define CONFIG_SYS_I2C
Mike Frysingerd86e9a72010-06-08 16:22:44 -040098#define CONFIG_SOFT_I2C_GPIO_SCL GPIO_PF0
99#define CONFIG_SOFT_I2C_GPIO_SDA GPIO_PF1
Heiko Schocher479a4cf2013-01-29 08:53:15 +0100100#define CONFIG_SYS_I2C_SOFT_SPEED 50000
101#define CONFIG_SYS_I2C_SOFT_SLAVE 0
102#define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
103#endif
Aubrey.Li9da597f2007-03-09 13:38:44 +0800104
Mike Frysinger62d2a232008-06-01 09:09:48 -0400105/*
106 * Misc Settings
107 */
108#define CONFIG_MISC_INIT_R
109#define CONFIG_RTC_BFIN
110#define CONFIG_UART_CONSOLE 0
Aubrey.Li9da597f2007-03-09 13:38:44 +0800111
Mike Frysinger62d2a232008-06-01 09:09:48 -0400112/*
113 * Pull in common ADI header for remaining command/environment setup
114 */
115#include <configs/bfin_adi_common.h>
Aubrey.Li9da597f2007-03-09 13:38:44 +0800116
Aubrey.Li9da597f2007-03-09 13:38:44 +0800117#endif