Michal Simek | 4b066a1 | 2018-08-22 14:55:27 +0200 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
| 2 | /* |
| 3 | * (C) Copyright 2014 - 2018 Xilinx, Inc. |
Michal Simek | a8c9436 | 2023-07-10 14:35:49 +0200 | [diff] [blame] | 4 | * Michal Simek <michal.simek@amd.com> |
Michal Simek | 4b066a1 | 2018-08-22 14:55:27 +0200 | [diff] [blame] | 5 | */ |
| 6 | |
Algapally Santosh Sagar | 3c351b2 | 2023-01-19 22:36:16 -0700 | [diff] [blame] | 7 | #include <command.h> |
Simon Glass | afb0215 | 2019-12-28 10:45:01 -0700 | [diff] [blame] | 8 | #include <cpu_func.h> |
Simon Glass | ed38aef | 2020-05-10 11:40:03 -0600 | [diff] [blame] | 9 | #include <env.h> |
Michal Simek | 4b066a1 | 2018-08-22 14:55:27 +0200 | [diff] [blame] | 10 | #include <fdtdec.h> |
Simon Glass | a7b5130 | 2019-11-14 12:57:46 -0700 | [diff] [blame] | 11 | #include <init.h> |
Ashok Reddy Soma | fb6b3cd | 2021-02-23 08:07:46 -0700 | [diff] [blame] | 12 | #include <env_internal.h> |
Simon Glass | 0f2af88 | 2020-05-10 11:40:05 -0600 | [diff] [blame] | 13 | #include <log.h> |
Michal Simek | 4b066a1 | 2018-08-22 14:55:27 +0200 | [diff] [blame] | 14 | #include <malloc.h> |
Michal Simek | 444a70e | 2024-10-25 13:56:08 +0200 | [diff] [blame] | 15 | #include <memalign.h> |
| 16 | #include <mmc.h> |
Michal Simek | 754b53c | 2024-12-05 11:38:15 +0100 | [diff] [blame^] | 17 | #include <mtd.h> |
Simon Glass | 495a5dc | 2019-11-14 12:57:30 -0700 | [diff] [blame] | 18 | #include <time.h> |
Simon Glass | 274e0b0 | 2020-05-10 11:39:56 -0600 | [diff] [blame] | 19 | #include <asm/cache.h> |
Simon Glass | 3ba929a | 2020-10-30 21:38:53 -0600 | [diff] [blame] | 20 | #include <asm/global_data.h> |
Michal Simek | 4b066a1 | 2018-08-22 14:55:27 +0200 | [diff] [blame] | 21 | #include <asm/io.h> |
| 22 | #include <asm/arch/hardware.h> |
Michal Simek | 21eb5cc | 2019-04-29 09:39:09 -0700 | [diff] [blame] | 23 | #include <asm/arch/sys_proto.h> |
Michal Simek | 444a70e | 2024-10-25 13:56:08 +0200 | [diff] [blame] | 24 | #include <linux/sizes.h> |
Siva Durga Prasad Paladugu | 37c2ff8 | 2019-01-31 17:28:14 +0530 | [diff] [blame] | 25 | #include <dm/device.h> |
| 26 | #include <dm/uclass.h> |
Siva Durga Prasad Paladugu | b739897 | 2019-08-05 15:54:59 +0530 | [diff] [blame] | 27 | #include <versalpl.h> |
Michal Simek | 705d44a | 2020-03-31 12:39:37 +0200 | [diff] [blame] | 28 | #include "../common/board.h" |
Michal Simek | 4b066a1 | 2018-08-22 14:55:27 +0200 | [diff] [blame] | 29 | |
| 30 | DECLARE_GLOBAL_DATA_PTR; |
| 31 | |
Siva Durga Prasad Paladugu | b739897 | 2019-08-05 15:54:59 +0530 | [diff] [blame] | 32 | #if defined(CONFIG_FPGA_VERSALPL) |
Oleksandr Suvorov | dae95a4 | 2022-07-22 17:16:04 +0300 | [diff] [blame] | 33 | static xilinx_desc versalpl = { |
| 34 | xilinx_versal, csu_dma, 1, &versal_op, 0, &versal_op, NULL, |
| 35 | FPGA_LEGACY |
| 36 | }; |
Siva Durga Prasad Paladugu | b739897 | 2019-08-05 15:54:59 +0530 | [diff] [blame] | 37 | #endif |
| 38 | |
Michal Simek | 4b066a1 | 2018-08-22 14:55:27 +0200 | [diff] [blame] | 39 | int board_init(void) |
| 40 | { |
| 41 | printf("EL Level:\tEL%d\n", current_el()); |
| 42 | |
Siva Durga Prasad Paladugu | b739897 | 2019-08-05 15:54:59 +0530 | [diff] [blame] | 43 | #if defined(CONFIG_FPGA_VERSALPL) |
| 44 | fpga_init(); |
| 45 | fpga_add(fpga_xilinx, &versalpl); |
| 46 | #endif |
| 47 | |
Michal Simek | 394ee24 | 2020-08-03 13:01:45 +0200 | [diff] [blame] | 48 | if (CONFIG_IS_ENABLED(DM_I2C) && CONFIG_IS_ENABLED(I2C_EEPROM)) |
| 49 | xilinx_read_eeprom(); |
| 50 | |
Michal Simek | 4b066a1 | 2018-08-22 14:55:27 +0200 | [diff] [blame] | 51 | return 0; |
| 52 | } |
| 53 | |
| 54 | int board_early_init_r(void) |
| 55 | { |
Michal Simek | 19f6c97 | 2019-01-28 11:08:00 +0100 | [diff] [blame] | 56 | u32 val; |
Michal Simek | 4b066a1 | 2018-08-22 14:55:27 +0200 | [diff] [blame] | 57 | |
Michal Simek | 19f6c97 | 2019-01-28 11:08:00 +0100 | [diff] [blame] | 58 | if (current_el() != 3) |
| 59 | return 0; |
Michal Simek | 4b066a1 | 2018-08-22 14:55:27 +0200 | [diff] [blame] | 60 | |
Michal Simek | f56f7d1 | 2019-01-28 11:12:41 +0100 | [diff] [blame] | 61 | debug("iou_switch ctrl div0 %x\n", |
| 62 | readl(&crlapb_base->iou_switch_ctrl)); |
| 63 | |
Michal Simek | 19f6c97 | 2019-01-28 11:08:00 +0100 | [diff] [blame] | 64 | writel(IOU_SWITCH_CTRL_CLKACT_BIT | |
Michal Simek | f56f7d1 | 2019-01-28 11:12:41 +0100 | [diff] [blame] | 65 | (CONFIG_IOU_SWITCH_DIVISOR0 << IOU_SWITCH_CTRL_DIVISOR0_SHIFT), |
Michal Simek | 19f6c97 | 2019-01-28 11:08:00 +0100 | [diff] [blame] | 66 | &crlapb_base->iou_switch_ctrl); |
Michal Simek | 4b066a1 | 2018-08-22 14:55:27 +0200 | [diff] [blame] | 67 | |
Michal Simek | 19f6c97 | 2019-01-28 11:08:00 +0100 | [diff] [blame] | 68 | /* Global timer init - Program time stamp reference clk */ |
| 69 | val = readl(&crlapb_base->timestamp_ref_ctrl); |
| 70 | val |= CRL_APB_TIMESTAMP_REF_CTRL_CLKACT_BIT; |
| 71 | writel(val, &crlapb_base->timestamp_ref_ctrl); |
Michal Simek | 4b066a1 | 2018-08-22 14:55:27 +0200 | [diff] [blame] | 72 | |
Michal Simek | 19f6c97 | 2019-01-28 11:08:00 +0100 | [diff] [blame] | 73 | debug("ref ctrl 0x%x\n", |
| 74 | readl(&crlapb_base->timestamp_ref_ctrl)); |
Michal Simek | 4b066a1 | 2018-08-22 14:55:27 +0200 | [diff] [blame] | 75 | |
Michal Simek | 19f6c97 | 2019-01-28 11:08:00 +0100 | [diff] [blame] | 76 | /* Clear reset of timestamp reg */ |
| 77 | writel(0, &crlapb_base->rst_timestamp); |
Michal Simek | 4b066a1 | 2018-08-22 14:55:27 +0200 | [diff] [blame] | 78 | |
Michal Simek | 19f6c97 | 2019-01-28 11:08:00 +0100 | [diff] [blame] | 79 | /* |
| 80 | * Program freq register in System counter and |
| 81 | * enable system counter. |
| 82 | */ |
Peng Fan | 4b3a182 | 2022-04-13 17:47:17 +0800 | [diff] [blame] | 83 | writel(CONFIG_COUNTER_FREQUENCY, |
Michal Simek | 19f6c97 | 2019-01-28 11:08:00 +0100 | [diff] [blame] | 84 | &iou_scntr_secure->base_frequency_id_register); |
Michal Simek | 4b066a1 | 2018-08-22 14:55:27 +0200 | [diff] [blame] | 85 | |
Michal Simek | 19f6c97 | 2019-01-28 11:08:00 +0100 | [diff] [blame] | 86 | debug("counter val 0x%x\n", |
| 87 | readl(&iou_scntr_secure->base_frequency_id_register)); |
| 88 | |
| 89 | writel(IOU_SCNTRS_CONTROL_EN, |
| 90 | &iou_scntr_secure->counter_control_register); |
Michal Simek | 4b066a1 | 2018-08-22 14:55:27 +0200 | [diff] [blame] | 91 | |
Michal Simek | 19f6c97 | 2019-01-28 11:08:00 +0100 | [diff] [blame] | 92 | debug("scntrs control 0x%x\n", |
| 93 | readl(&iou_scntr_secure->counter_control_register)); |
| 94 | debug("timer 0x%llx\n", get_ticks()); |
| 95 | debug("timer 0x%llx\n", get_ticks()); |
Michal Simek | 4b066a1 | 2018-08-22 14:55:27 +0200 | [diff] [blame] | 96 | |
| 97 | return 0; |
| 98 | } |
| 99 | |
Ashok Reddy Soma | 6c19105 | 2022-05-05 23:53:45 -0600 | [diff] [blame] | 100 | unsigned long do_go_exec(ulong (*entry)(int, char * const []), int argc, |
| 101 | char *const argv[]) |
| 102 | { |
| 103 | int ret = 0; |
| 104 | |
| 105 | if (current_el() > 1) { |
| 106 | smp_kick_all_cpus(); |
| 107 | dcache_disable(); |
| 108 | armv8_switch_to_el1(0x0, 0, 0, 0, (unsigned long)entry, |
| 109 | ES_TO_AARCH64); |
| 110 | } else { |
| 111 | printf("FAIL: current EL is not above EL1\n"); |
| 112 | ret = EINVAL; |
| 113 | } |
| 114 | return ret; |
| 115 | } |
| 116 | |
Michal Simek | 9c91e61 | 2020-04-08 11:04:41 +0200 | [diff] [blame] | 117 | static u8 versal_get_bootmode(void) |
Siva Durga Prasad Paladugu | 37c2ff8 | 2019-01-31 17:28:14 +0530 | [diff] [blame] | 118 | { |
Michal Simek | 9c91e61 | 2020-04-08 11:04:41 +0200 | [diff] [blame] | 119 | u8 bootmode; |
Siva Durga Prasad Paladugu | 37c2ff8 | 2019-01-31 17:28:14 +0530 | [diff] [blame] | 120 | u32 reg = 0; |
Michal Simek | 9c91e61 | 2020-04-08 11:04:41 +0200 | [diff] [blame] | 121 | |
| 122 | reg = readl(&crp_base->boot_mode_usr); |
| 123 | |
| 124 | if (reg >> BOOT_MODE_ALT_SHIFT) |
| 125 | reg >>= BOOT_MODE_ALT_SHIFT; |
| 126 | |
| 127 | bootmode = reg & BOOT_MODES_MASK; |
| 128 | |
| 129 | return bootmode; |
| 130 | } |
| 131 | |
Michal Simek | b163476 | 2023-09-05 13:30:07 +0200 | [diff] [blame] | 132 | static int boot_targets_setup(void) |
Michal Simek | 9c91e61 | 2020-04-08 11:04:41 +0200 | [diff] [blame] | 133 | { |
Siva Durga Prasad Paladugu | 37c2ff8 | 2019-01-31 17:28:14 +0530 | [diff] [blame] | 134 | u8 bootmode; |
| 135 | struct udevice *dev; |
| 136 | int bootseq = -1; |
| 137 | int bootseq_len = 0; |
| 138 | int env_targets_len = 0; |
Venkatesh Yadav Abbarapu | e5dd04a | 2023-09-04 08:50:34 +0530 | [diff] [blame] | 139 | const char *mode = NULL; |
Siva Durga Prasad Paladugu | 37c2ff8 | 2019-01-31 17:28:14 +0530 | [diff] [blame] | 140 | char *new_targets; |
| 141 | char *env_targets; |
| 142 | |
Michal Simek | 9c91e61 | 2020-04-08 11:04:41 +0200 | [diff] [blame] | 143 | bootmode = versal_get_bootmode(); |
Siva Durga Prasad Paladugu | 37c2ff8 | 2019-01-31 17:28:14 +0530 | [diff] [blame] | 144 | |
| 145 | puts("Bootmode: "); |
| 146 | switch (bootmode) { |
T Karthik Reddy | facca9a | 2019-07-11 16:07:57 +0530 | [diff] [blame] | 147 | case USB_MODE: |
| 148 | puts("USB_MODE\n"); |
T Karthik Reddy | 1104faf | 2021-03-30 23:24:57 -0600 | [diff] [blame] | 149 | mode = "usb_dfu0 usb_dfu1"; |
T Karthik Reddy | facca9a | 2019-07-11 16:07:57 +0530 | [diff] [blame] | 150 | break; |
Siva Durga Prasad Paladugu | 37c2ff8 | 2019-01-31 17:28:14 +0530 | [diff] [blame] | 151 | case JTAG_MODE: |
| 152 | puts("JTAG_MODE\n"); |
Siva Durga Prasad Paladugu | 00784e0 | 2019-06-25 17:13:14 +0530 | [diff] [blame] | 153 | mode = "jtag pxe dhcp"; |
Siva Durga Prasad Paladugu | 37c2ff8 | 2019-01-31 17:28:14 +0530 | [diff] [blame] | 154 | break; |
| 155 | case QSPI_MODE_24BIT: |
| 156 | puts("QSPI_MODE_24\n"); |
Venkatesh Yadav Abbarapu | bf6e041 | 2024-05-10 08:22:38 +0200 | [diff] [blame] | 157 | if (uclass_get_device_by_name(UCLASS_SPI, |
| 158 | "spi@f1030000", &dev)) { |
| 159 | debug("QSPI driver for QSPI device is not present\n"); |
| 160 | break; |
| 161 | } |
Siva Durga Prasad Paladugu | 37c2ff8 | 2019-01-31 17:28:14 +0530 | [diff] [blame] | 162 | mode = "xspi0"; |
| 163 | break; |
| 164 | case QSPI_MODE_32BIT: |
| 165 | puts("QSPI_MODE_32\n"); |
Venkatesh Yadav Abbarapu | bf6e041 | 2024-05-10 08:22:38 +0200 | [diff] [blame] | 166 | if (uclass_get_device_by_name(UCLASS_SPI, |
| 167 | "spi@f1030000", &dev)) { |
| 168 | debug("QSPI driver for QSPI device is not present\n"); |
| 169 | break; |
| 170 | } |
Siva Durga Prasad Paladugu | 37c2ff8 | 2019-01-31 17:28:14 +0530 | [diff] [blame] | 171 | mode = "xspi0"; |
| 172 | break; |
| 173 | case OSPI_MODE: |
| 174 | puts("OSPI_MODE\n"); |
Venkatesh Yadav Abbarapu | bf6e041 | 2024-05-10 08:22:38 +0200 | [diff] [blame] | 175 | if (uclass_get_device_by_name(UCLASS_SPI, |
| 176 | "spi@f1010000", &dev)) { |
| 177 | debug("OSPI driver for OSPI device is not present\n"); |
| 178 | break; |
| 179 | } |
Siva Durga Prasad Paladugu | 37c2ff8 | 2019-01-31 17:28:14 +0530 | [diff] [blame] | 180 | mode = "xspi0"; |
| 181 | break; |
| 182 | case EMMC_MODE: |
| 183 | puts("EMMC_MODE\n"); |
T Karthik Reddy | bc2b964 | 2019-12-16 04:44:26 -0700 | [diff] [blame] | 184 | if (uclass_get_device_by_name(UCLASS_MMC, |
T Karthik Reddy | a12445f | 2021-11-18 12:57:20 +0100 | [diff] [blame] | 185 | "mmc@f1050000", &dev) && |
| 186 | uclass_get_device_by_name(UCLASS_MMC, |
T Karthik Reddy | bc2b964 | 2019-12-16 04:44:26 -0700 | [diff] [blame] | 187 | "sdhci@f1050000", &dev)) { |
Venkatesh Yadav Abbarapu | e5dd04a | 2023-09-04 08:50:34 +0530 | [diff] [blame] | 188 | debug("SD1 driver for SD1 device is not present\n"); |
| 189 | break; |
T Karthik Reddy | bc2b964 | 2019-12-16 04:44:26 -0700 | [diff] [blame] | 190 | } |
Simon Glass | 75e534b | 2020-12-16 21:20:07 -0700 | [diff] [blame] | 191 | debug("mmc1 device found at %p, seq %d\n", dev, dev_seq(dev)); |
T Karthik Reddy | bc2b964 | 2019-12-16 04:44:26 -0700 | [diff] [blame] | 192 | mode = "mmc"; |
Simon Glass | 75e534b | 2020-12-16 21:20:07 -0700 | [diff] [blame] | 193 | bootseq = dev_seq(dev); |
Siva Durga Prasad Paladugu | 37c2ff8 | 2019-01-31 17:28:14 +0530 | [diff] [blame] | 194 | break; |
Polak, Leszek | cddfc13 | 2023-10-08 14:34:42 +0000 | [diff] [blame] | 195 | case SELECTMAP_MODE: |
| 196 | puts("SELECTMAP_MODE\n"); |
| 197 | break; |
Siva Durga Prasad Paladugu | 37c2ff8 | 2019-01-31 17:28:14 +0530 | [diff] [blame] | 198 | case SD_MODE: |
| 199 | puts("SD_MODE\n"); |
| 200 | if (uclass_get_device_by_name(UCLASS_MMC, |
T Karthik Reddy | a12445f | 2021-11-18 12:57:20 +0100 | [diff] [blame] | 201 | "mmc@f1040000", &dev) && |
| 202 | uclass_get_device_by_name(UCLASS_MMC, |
Siva Durga Prasad Paladugu | 37c2ff8 | 2019-01-31 17:28:14 +0530 | [diff] [blame] | 203 | "sdhci@f1040000", &dev)) { |
Venkatesh Yadav Abbarapu | e5dd04a | 2023-09-04 08:50:34 +0530 | [diff] [blame] | 204 | debug("SD0 driver for SD0 device is not present\n"); |
| 205 | break; |
Siva Durga Prasad Paladugu | 37c2ff8 | 2019-01-31 17:28:14 +0530 | [diff] [blame] | 206 | } |
Simon Glass | 75e534b | 2020-12-16 21:20:07 -0700 | [diff] [blame] | 207 | debug("mmc0 device found at %p, seq %d\n", dev, dev_seq(dev)); |
Siva Durga Prasad Paladugu | 37c2ff8 | 2019-01-31 17:28:14 +0530 | [diff] [blame] | 208 | |
| 209 | mode = "mmc"; |
Simon Glass | 75e534b | 2020-12-16 21:20:07 -0700 | [diff] [blame] | 210 | bootseq = dev_seq(dev); |
Siva Durga Prasad Paladugu | 37c2ff8 | 2019-01-31 17:28:14 +0530 | [diff] [blame] | 211 | break; |
| 212 | case SD1_LSHFT_MODE: |
| 213 | puts("LVL_SHFT_"); |
| 214 | /* fall through */ |
| 215 | case SD_MODE1: |
| 216 | puts("SD_MODE1\n"); |
| 217 | if (uclass_get_device_by_name(UCLASS_MMC, |
T Karthik Reddy | a12445f | 2021-11-18 12:57:20 +0100 | [diff] [blame] | 218 | "mmc@f1050000", &dev) && |
| 219 | uclass_get_device_by_name(UCLASS_MMC, |
Siva Durga Prasad Paladugu | 37c2ff8 | 2019-01-31 17:28:14 +0530 | [diff] [blame] | 220 | "sdhci@f1050000", &dev)) { |
Venkatesh Yadav Abbarapu | e5dd04a | 2023-09-04 08:50:34 +0530 | [diff] [blame] | 221 | debug("SD1 driver for SD1 device is not present\n"); |
| 222 | break; |
Siva Durga Prasad Paladugu | 37c2ff8 | 2019-01-31 17:28:14 +0530 | [diff] [blame] | 223 | } |
Simon Glass | 75e534b | 2020-12-16 21:20:07 -0700 | [diff] [blame] | 224 | debug("mmc1 device found at %p, seq %d\n", dev, dev_seq(dev)); |
Siva Durga Prasad Paladugu | 37c2ff8 | 2019-01-31 17:28:14 +0530 | [diff] [blame] | 225 | |
| 226 | mode = "mmc"; |
Simon Glass | 75e534b | 2020-12-16 21:20:07 -0700 | [diff] [blame] | 227 | bootseq = dev_seq(dev); |
Siva Durga Prasad Paladugu | 37c2ff8 | 2019-01-31 17:28:14 +0530 | [diff] [blame] | 228 | break; |
| 229 | default: |
Siva Durga Prasad Paladugu | 37c2ff8 | 2019-01-31 17:28:14 +0530 | [diff] [blame] | 230 | printf("Invalid Boot Mode:0x%x\n", bootmode); |
| 231 | break; |
| 232 | } |
| 233 | |
Venkatesh Yadav Abbarapu | e5dd04a | 2023-09-04 08:50:34 +0530 | [diff] [blame] | 234 | if (mode) { |
| 235 | if (bootseq >= 0) { |
| 236 | bootseq_len = snprintf(NULL, 0, "%i", bootseq); |
| 237 | debug("Bootseq len: %x\n", bootseq_len); |
| 238 | } |
Siva Durga Prasad Paladugu | 37c2ff8 | 2019-01-31 17:28:14 +0530 | [diff] [blame] | 239 | |
Venkatesh Yadav Abbarapu | e5dd04a | 2023-09-04 08:50:34 +0530 | [diff] [blame] | 240 | /* |
| 241 | * One terminating char + one byte for space between mode |
| 242 | * and default boot_targets |
| 243 | */ |
| 244 | env_targets = env_get("boot_targets"); |
| 245 | if (env_targets) |
| 246 | env_targets_len = strlen(env_targets); |
Siva Durga Prasad Paladugu | 37c2ff8 | 2019-01-31 17:28:14 +0530 | [diff] [blame] | 247 | |
Venkatesh Yadav Abbarapu | e5dd04a | 2023-09-04 08:50:34 +0530 | [diff] [blame] | 248 | new_targets = calloc(1, strlen(mode) + env_targets_len + 2 + |
| 249 | bootseq_len); |
| 250 | if (!new_targets) |
| 251 | return -ENOMEM; |
Siva Durga Prasad Paladugu | 37c2ff8 | 2019-01-31 17:28:14 +0530 | [diff] [blame] | 252 | |
Venkatesh Yadav Abbarapu | e5dd04a | 2023-09-04 08:50:34 +0530 | [diff] [blame] | 253 | if (bootseq >= 0) |
| 254 | sprintf(new_targets, "%s%x %s", mode, bootseq, |
| 255 | env_targets ? env_targets : ""); |
| 256 | else |
| 257 | sprintf(new_targets, "%s %s", mode, |
| 258 | env_targets ? env_targets : ""); |
Siva Durga Prasad Paladugu | 37c2ff8 | 2019-01-31 17:28:14 +0530 | [diff] [blame] | 259 | |
Venkatesh Yadav Abbarapu | e5dd04a | 2023-09-04 08:50:34 +0530 | [diff] [blame] | 260 | env_set("boot_targets", new_targets); |
| 261 | } |
Siva Durga Prasad Paladugu | 37c2ff8 | 2019-01-31 17:28:14 +0530 | [diff] [blame] | 262 | |
Michal Simek | b163476 | 2023-09-05 13:30:07 +0200 | [diff] [blame] | 263 | return 0; |
| 264 | } |
| 265 | |
| 266 | int board_late_init(void) |
| 267 | { |
| 268 | int ret; |
| 269 | |
| 270 | if (!(gd->flags & GD_FLG_ENV_DEFAULT)) { |
| 271 | debug("Saved variables - Skipping\n"); |
| 272 | return 0; |
| 273 | } |
| 274 | |
| 275 | if (!IS_ENABLED(CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG)) |
| 276 | return 0; |
| 277 | |
| 278 | if (IS_ENABLED(CONFIG_DISTRO_DEFAULTS)) { |
| 279 | ret = boot_targets_setup(); |
| 280 | if (ret) |
| 281 | return ret; |
| 282 | } |
| 283 | |
Michal Simek | 705d44a | 2020-03-31 12:39:37 +0200 | [diff] [blame] | 284 | return board_late_init_xilinx(); |
Siva Durga Prasad Paladugu | 37c2ff8 | 2019-01-31 17:28:14 +0530 | [diff] [blame] | 285 | } |
| 286 | |
Michal Simek | 4b066a1 | 2018-08-22 14:55:27 +0200 | [diff] [blame] | 287 | int dram_init_banksize(void) |
| 288 | { |
Michal Simek | 21eb5cc | 2019-04-29 09:39:09 -0700 | [diff] [blame] | 289 | int ret; |
| 290 | |
| 291 | ret = fdtdec_setup_memory_banksize(); |
| 292 | if (ret) |
| 293 | return ret; |
| 294 | |
| 295 | mem_map_fill(); |
Michal Simek | 4b066a1 | 2018-08-22 14:55:27 +0200 | [diff] [blame] | 296 | |
| 297 | return 0; |
| 298 | } |
| 299 | |
| 300 | int dram_init(void) |
| 301 | { |
Michal Simek | 9134d4c | 2020-07-10 12:42:09 +0200 | [diff] [blame] | 302 | if (fdtdec_setup_mem_size_base_lowest() != 0) |
Michal Simek | 4b066a1 | 2018-08-22 14:55:27 +0200 | [diff] [blame] | 303 | return -EINVAL; |
| 304 | |
| 305 | return 0; |
| 306 | } |
| 307 | |
Michal Simek | c1e98aa | 2024-10-25 13:56:07 +0200 | [diff] [blame] | 308 | #if !CONFIG_IS_ENABLED(SYSRESET) |
Harald Seiler | 6f14d5f | 2020-12-15 16:47:52 +0100 | [diff] [blame] | 309 | void reset_cpu(void) |
Michal Simek | 4b066a1 | 2018-08-22 14:55:27 +0200 | [diff] [blame] | 310 | { |
| 311 | } |
Michal Simek | c1e98aa | 2024-10-25 13:56:07 +0200 | [diff] [blame] | 312 | #endif |
Ashok Reddy Soma | fb6b3cd | 2021-02-23 08:07:46 -0700 | [diff] [blame] | 313 | |
Michal Simek | f3a541f | 2024-03-22 12:43:17 +0100 | [diff] [blame] | 314 | #if defined(CONFIG_ENV_IS_NOWHERE) |
Ashok Reddy Soma | fb6b3cd | 2021-02-23 08:07:46 -0700 | [diff] [blame] | 315 | enum env_location env_get_location(enum env_operation op, int prio) |
| 316 | { |
| 317 | u32 bootmode = versal_get_bootmode(); |
| 318 | |
| 319 | if (prio) |
| 320 | return ENVL_UNKNOWN; |
| 321 | |
| 322 | switch (bootmode) { |
| 323 | case EMMC_MODE: |
| 324 | case SD_MODE: |
| 325 | case SD1_LSHFT_MODE: |
| 326 | case SD_MODE1: |
| 327 | if (IS_ENABLED(CONFIG_ENV_IS_IN_FAT)) |
| 328 | return ENVL_FAT; |
| 329 | if (IS_ENABLED(CONFIG_ENV_IS_IN_EXT4)) |
| 330 | return ENVL_EXT4; |
T Karthik Reddy | 6f8b205 | 2021-11-24 12:16:55 +0100 | [diff] [blame] | 331 | return ENVL_NOWHERE; |
Ashok Reddy Soma | fb6b3cd | 2021-02-23 08:07:46 -0700 | [diff] [blame] | 332 | case OSPI_MODE: |
| 333 | case QSPI_MODE_24BIT: |
| 334 | case QSPI_MODE_32BIT: |
| 335 | if (IS_ENABLED(CONFIG_ENV_IS_IN_SPI_FLASH)) |
| 336 | return ENVL_SPI_FLASH; |
T Karthik Reddy | 6f8b205 | 2021-11-24 12:16:55 +0100 | [diff] [blame] | 337 | return ENVL_NOWHERE; |
Ashok Reddy Soma | fb6b3cd | 2021-02-23 08:07:46 -0700 | [diff] [blame] | 338 | case JTAG_MODE: |
Polak, Leszek | cddfc13 | 2023-10-08 14:34:42 +0000 | [diff] [blame] | 339 | case SELECTMAP_MODE: |
Ashok Reddy Soma | fb6b3cd | 2021-02-23 08:07:46 -0700 | [diff] [blame] | 340 | default: |
| 341 | return ENVL_NOWHERE; |
| 342 | } |
| 343 | } |
Michal Simek | f3a541f | 2024-03-22 12:43:17 +0100 | [diff] [blame] | 344 | #endif |
Michal Simek | 444a70e | 2024-10-25 13:56:08 +0200 | [diff] [blame] | 345 | |
| 346 | #if defined(CONFIG_SET_DFU_ALT_INFO) |
| 347 | |
| 348 | #define DFU_ALT_BUF_LEN SZ_1K |
| 349 | |
Michal Simek | 754b53c | 2024-12-05 11:38:15 +0100 | [diff] [blame^] | 350 | static void mtd_found_part(u32 *base, u32 *size) |
| 351 | { |
| 352 | struct mtd_info *part, *mtd; |
| 353 | |
| 354 | mtd_probe_devices(); |
| 355 | |
| 356 | mtd = get_mtd_device_nm("nor0"); |
| 357 | if (!IS_ERR_OR_NULL(mtd)) { |
| 358 | list_for_each_entry(part, &mtd->partitions, node) { |
| 359 | debug("0x%012llx-0x%012llx : \"%s\"\n", |
| 360 | part->offset, part->offset + part->size, |
| 361 | part->name); |
| 362 | |
| 363 | if (*base >= part->offset && |
| 364 | *base < part->offset + part->size) { |
| 365 | debug("Found my partition: %d/%s\n", |
| 366 | part->index, part->name); |
| 367 | *base = part->offset; |
| 368 | *size = part->size; |
| 369 | break; |
| 370 | } |
| 371 | } |
| 372 | } |
| 373 | } |
| 374 | |
Michal Simek | 444a70e | 2024-10-25 13:56:08 +0200 | [diff] [blame] | 375 | void set_dfu_alt_info(char *interface, char *devstr) |
| 376 | { |
| 377 | int bootseq = 0, len = 0; |
| 378 | u32 bootmode = versal_get_bootmode(); |
| 379 | |
| 380 | ALLOC_CACHE_ALIGN_BUFFER(char, buf, DFU_ALT_BUF_LEN); |
| 381 | |
| 382 | if (env_get("dfu_alt_info")) |
| 383 | return; |
| 384 | |
| 385 | memset(buf, 0, sizeof(buf)); |
| 386 | |
| 387 | switch (bootmode) { |
| 388 | case EMMC_MODE: |
| 389 | case SD_MODE: |
| 390 | case SD1_LSHFT_MODE: |
| 391 | case SD_MODE1: |
| 392 | bootseq = mmc_get_env_dev(); |
| 393 | |
| 394 | len += snprintf(buf + len, DFU_ALT_BUF_LEN, "mmc %d=boot", |
| 395 | bootseq); |
| 396 | |
| 397 | len += snprintf(buf + len, DFU_ALT_BUF_LEN, ".bin fat %d 1", |
| 398 | bootseq); |
| 399 | break; |
Michal Simek | 754b53c | 2024-12-05 11:38:15 +0100 | [diff] [blame^] | 400 | case QSPI_MODE_24BIT: |
| 401 | case QSPI_MODE_32BIT: |
| 402 | case OSPI_MODE: |
| 403 | { |
| 404 | u32 base = 0; |
| 405 | u32 size = 0x1500000; |
| 406 | u32 limit = size; |
| 407 | |
| 408 | mtd_found_part(&base, &limit); |
| 409 | |
| 410 | len += snprintf(buf + len, DFU_ALT_BUF_LEN, |
| 411 | "sf 0:0=boot.bin raw 0x%x 0x%x", |
| 412 | base, limit); |
| 413 | } |
| 414 | break; |
Michal Simek | 444a70e | 2024-10-25 13:56:08 +0200 | [diff] [blame] | 415 | default: |
| 416 | return; |
| 417 | } |
| 418 | |
| 419 | env_set("dfu_alt_info", buf); |
| 420 | puts("DFU alt info setting: done\n"); |
| 421 | } |
| 422 | #endif |