blob: 964a779b5f195c3735b135764c5522c8b2a38762 [file] [log] [blame]
Michal Simek4b066a12018-08-22 14:55:27 +02001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * (C) Copyright 2014 - 2018 Xilinx, Inc.
Michal Simeka8c94362023-07-10 14:35:49 +02004 * Michal Simek <michal.simek@amd.com>
Michal Simek4b066a12018-08-22 14:55:27 +02005 */
6
Algapally Santosh Sagar3c351b22023-01-19 22:36:16 -07007#include <command.h>
Simon Glassafb02152019-12-28 10:45:01 -07008#include <cpu_func.h>
Simon Glassed38aef2020-05-10 11:40:03 -06009#include <env.h>
Michal Simek4b066a12018-08-22 14:55:27 +020010#include <fdtdec.h>
Simon Glassa7b51302019-11-14 12:57:46 -070011#include <init.h>
Ashok Reddy Somafb6b3cd2021-02-23 08:07:46 -070012#include <env_internal.h>
Simon Glass0f2af882020-05-10 11:40:05 -060013#include <log.h>
Michal Simek4b066a12018-08-22 14:55:27 +020014#include <malloc.h>
Michal Simek444a70e2024-10-25 13:56:08 +020015#include <memalign.h>
16#include <mmc.h>
Michal Simek754b53c2024-12-05 11:38:15 +010017#include <mtd.h>
Simon Glass495a5dc2019-11-14 12:57:30 -070018#include <time.h>
Simon Glass274e0b02020-05-10 11:39:56 -060019#include <asm/cache.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060020#include <asm/global_data.h>
Michal Simek4b066a12018-08-22 14:55:27 +020021#include <asm/io.h>
22#include <asm/arch/hardware.h>
Michal Simek21eb5cc2019-04-29 09:39:09 -070023#include <asm/arch/sys_proto.h>
Michal Simek444a70e2024-10-25 13:56:08 +020024#include <linux/sizes.h>
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +053025#include <dm/device.h>
26#include <dm/uclass.h>
Siva Durga Prasad Paladugub7398972019-08-05 15:54:59 +053027#include <versalpl.h>
Michal Simek705d44a2020-03-31 12:39:37 +020028#include "../common/board.h"
Michal Simek4b066a12018-08-22 14:55:27 +020029
30DECLARE_GLOBAL_DATA_PTR;
31
Siva Durga Prasad Paladugub7398972019-08-05 15:54:59 +053032#if defined(CONFIG_FPGA_VERSALPL)
Oleksandr Suvorovdae95a42022-07-22 17:16:04 +030033static xilinx_desc versalpl = {
34 xilinx_versal, csu_dma, 1, &versal_op, 0, &versal_op, NULL,
35 FPGA_LEGACY
36};
Siva Durga Prasad Paladugub7398972019-08-05 15:54:59 +053037#endif
38
Michal Simek4b066a12018-08-22 14:55:27 +020039int board_init(void)
40{
41 printf("EL Level:\tEL%d\n", current_el());
42
Siva Durga Prasad Paladugub7398972019-08-05 15:54:59 +053043#if defined(CONFIG_FPGA_VERSALPL)
44 fpga_init();
45 fpga_add(fpga_xilinx, &versalpl);
46#endif
47
Michal Simek394ee242020-08-03 13:01:45 +020048 if (CONFIG_IS_ENABLED(DM_I2C) && CONFIG_IS_ENABLED(I2C_EEPROM))
49 xilinx_read_eeprom();
50
Michal Simek4b066a12018-08-22 14:55:27 +020051 return 0;
52}
53
54int board_early_init_r(void)
55{
Michal Simek19f6c972019-01-28 11:08:00 +010056 u32 val;
Michal Simek4b066a12018-08-22 14:55:27 +020057
Michal Simek19f6c972019-01-28 11:08:00 +010058 if (current_el() != 3)
59 return 0;
Michal Simek4b066a12018-08-22 14:55:27 +020060
Michal Simekf56f7d12019-01-28 11:12:41 +010061 debug("iou_switch ctrl div0 %x\n",
62 readl(&crlapb_base->iou_switch_ctrl));
63
Michal Simek19f6c972019-01-28 11:08:00 +010064 writel(IOU_SWITCH_CTRL_CLKACT_BIT |
Michal Simekf56f7d12019-01-28 11:12:41 +010065 (CONFIG_IOU_SWITCH_DIVISOR0 << IOU_SWITCH_CTRL_DIVISOR0_SHIFT),
Michal Simek19f6c972019-01-28 11:08:00 +010066 &crlapb_base->iou_switch_ctrl);
Michal Simek4b066a12018-08-22 14:55:27 +020067
Michal Simek19f6c972019-01-28 11:08:00 +010068 /* Global timer init - Program time stamp reference clk */
69 val = readl(&crlapb_base->timestamp_ref_ctrl);
70 val |= CRL_APB_TIMESTAMP_REF_CTRL_CLKACT_BIT;
71 writel(val, &crlapb_base->timestamp_ref_ctrl);
Michal Simek4b066a12018-08-22 14:55:27 +020072
Michal Simek19f6c972019-01-28 11:08:00 +010073 debug("ref ctrl 0x%x\n",
74 readl(&crlapb_base->timestamp_ref_ctrl));
Michal Simek4b066a12018-08-22 14:55:27 +020075
Michal Simek19f6c972019-01-28 11:08:00 +010076 /* Clear reset of timestamp reg */
77 writel(0, &crlapb_base->rst_timestamp);
Michal Simek4b066a12018-08-22 14:55:27 +020078
Michal Simek19f6c972019-01-28 11:08:00 +010079 /*
80 * Program freq register in System counter and
81 * enable system counter.
82 */
Peng Fan4b3a1822022-04-13 17:47:17 +080083 writel(CONFIG_COUNTER_FREQUENCY,
Michal Simek19f6c972019-01-28 11:08:00 +010084 &iou_scntr_secure->base_frequency_id_register);
Michal Simek4b066a12018-08-22 14:55:27 +020085
Michal Simek19f6c972019-01-28 11:08:00 +010086 debug("counter val 0x%x\n",
87 readl(&iou_scntr_secure->base_frequency_id_register));
88
89 writel(IOU_SCNTRS_CONTROL_EN,
90 &iou_scntr_secure->counter_control_register);
Michal Simek4b066a12018-08-22 14:55:27 +020091
Michal Simek19f6c972019-01-28 11:08:00 +010092 debug("scntrs control 0x%x\n",
93 readl(&iou_scntr_secure->counter_control_register));
94 debug("timer 0x%llx\n", get_ticks());
95 debug("timer 0x%llx\n", get_ticks());
Michal Simek4b066a12018-08-22 14:55:27 +020096
97 return 0;
98}
99
Ashok Reddy Soma6c191052022-05-05 23:53:45 -0600100unsigned long do_go_exec(ulong (*entry)(int, char * const []), int argc,
101 char *const argv[])
102{
103 int ret = 0;
104
105 if (current_el() > 1) {
106 smp_kick_all_cpus();
107 dcache_disable();
108 armv8_switch_to_el1(0x0, 0, 0, 0, (unsigned long)entry,
109 ES_TO_AARCH64);
110 } else {
111 printf("FAIL: current EL is not above EL1\n");
112 ret = EINVAL;
113 }
114 return ret;
115}
116
Michal Simek9c91e612020-04-08 11:04:41 +0200117static u8 versal_get_bootmode(void)
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530118{
Michal Simek9c91e612020-04-08 11:04:41 +0200119 u8 bootmode;
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530120 u32 reg = 0;
Michal Simek9c91e612020-04-08 11:04:41 +0200121
122 reg = readl(&crp_base->boot_mode_usr);
123
124 if (reg >> BOOT_MODE_ALT_SHIFT)
125 reg >>= BOOT_MODE_ALT_SHIFT;
126
127 bootmode = reg & BOOT_MODES_MASK;
128
129 return bootmode;
130}
131
Michal Simekb1634762023-09-05 13:30:07 +0200132static int boot_targets_setup(void)
Michal Simek9c91e612020-04-08 11:04:41 +0200133{
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530134 u8 bootmode;
135 struct udevice *dev;
136 int bootseq = -1;
137 int bootseq_len = 0;
138 int env_targets_len = 0;
Venkatesh Yadav Abbarapue5dd04a2023-09-04 08:50:34 +0530139 const char *mode = NULL;
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530140 char *new_targets;
141 char *env_targets;
142
Michal Simek9c91e612020-04-08 11:04:41 +0200143 bootmode = versal_get_bootmode();
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530144
145 puts("Bootmode: ");
146 switch (bootmode) {
T Karthik Reddyfacca9a2019-07-11 16:07:57 +0530147 case USB_MODE:
148 puts("USB_MODE\n");
T Karthik Reddy1104faf2021-03-30 23:24:57 -0600149 mode = "usb_dfu0 usb_dfu1";
T Karthik Reddyfacca9a2019-07-11 16:07:57 +0530150 break;
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530151 case JTAG_MODE:
152 puts("JTAG_MODE\n");
Siva Durga Prasad Paladugu00784e02019-06-25 17:13:14 +0530153 mode = "jtag pxe dhcp";
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530154 break;
155 case QSPI_MODE_24BIT:
156 puts("QSPI_MODE_24\n");
Venkatesh Yadav Abbarapubf6e0412024-05-10 08:22:38 +0200157 if (uclass_get_device_by_name(UCLASS_SPI,
158 "spi@f1030000", &dev)) {
159 debug("QSPI driver for QSPI device is not present\n");
160 break;
161 }
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530162 mode = "xspi0";
163 break;
164 case QSPI_MODE_32BIT:
165 puts("QSPI_MODE_32\n");
Venkatesh Yadav Abbarapubf6e0412024-05-10 08:22:38 +0200166 if (uclass_get_device_by_name(UCLASS_SPI,
167 "spi@f1030000", &dev)) {
168 debug("QSPI driver for QSPI device is not present\n");
169 break;
170 }
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530171 mode = "xspi0";
172 break;
173 case OSPI_MODE:
174 puts("OSPI_MODE\n");
Venkatesh Yadav Abbarapubf6e0412024-05-10 08:22:38 +0200175 if (uclass_get_device_by_name(UCLASS_SPI,
176 "spi@f1010000", &dev)) {
177 debug("OSPI driver for OSPI device is not present\n");
178 break;
179 }
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530180 mode = "xspi0";
181 break;
182 case EMMC_MODE:
183 puts("EMMC_MODE\n");
T Karthik Reddybc2b9642019-12-16 04:44:26 -0700184 if (uclass_get_device_by_name(UCLASS_MMC,
T Karthik Reddya12445f2021-11-18 12:57:20 +0100185 "mmc@f1050000", &dev) &&
186 uclass_get_device_by_name(UCLASS_MMC,
T Karthik Reddybc2b9642019-12-16 04:44:26 -0700187 "sdhci@f1050000", &dev)) {
Venkatesh Yadav Abbarapue5dd04a2023-09-04 08:50:34 +0530188 debug("SD1 driver for SD1 device is not present\n");
189 break;
T Karthik Reddybc2b9642019-12-16 04:44:26 -0700190 }
Simon Glass75e534b2020-12-16 21:20:07 -0700191 debug("mmc1 device found at %p, seq %d\n", dev, dev_seq(dev));
T Karthik Reddybc2b9642019-12-16 04:44:26 -0700192 mode = "mmc";
Simon Glass75e534b2020-12-16 21:20:07 -0700193 bootseq = dev_seq(dev);
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530194 break;
Polak, Leszekcddfc132023-10-08 14:34:42 +0000195 case SELECTMAP_MODE:
196 puts("SELECTMAP_MODE\n");
197 break;
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530198 case SD_MODE:
199 puts("SD_MODE\n");
200 if (uclass_get_device_by_name(UCLASS_MMC,
T Karthik Reddya12445f2021-11-18 12:57:20 +0100201 "mmc@f1040000", &dev) &&
202 uclass_get_device_by_name(UCLASS_MMC,
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530203 "sdhci@f1040000", &dev)) {
Venkatesh Yadav Abbarapue5dd04a2023-09-04 08:50:34 +0530204 debug("SD0 driver for SD0 device is not present\n");
205 break;
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530206 }
Simon Glass75e534b2020-12-16 21:20:07 -0700207 debug("mmc0 device found at %p, seq %d\n", dev, dev_seq(dev));
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530208
209 mode = "mmc";
Simon Glass75e534b2020-12-16 21:20:07 -0700210 bootseq = dev_seq(dev);
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530211 break;
212 case SD1_LSHFT_MODE:
213 puts("LVL_SHFT_");
214 /* fall through */
215 case SD_MODE1:
216 puts("SD_MODE1\n");
217 if (uclass_get_device_by_name(UCLASS_MMC,
T Karthik Reddya12445f2021-11-18 12:57:20 +0100218 "mmc@f1050000", &dev) &&
219 uclass_get_device_by_name(UCLASS_MMC,
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530220 "sdhci@f1050000", &dev)) {
Venkatesh Yadav Abbarapue5dd04a2023-09-04 08:50:34 +0530221 debug("SD1 driver for SD1 device is not present\n");
222 break;
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530223 }
Simon Glass75e534b2020-12-16 21:20:07 -0700224 debug("mmc1 device found at %p, seq %d\n", dev, dev_seq(dev));
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530225
226 mode = "mmc";
Simon Glass75e534b2020-12-16 21:20:07 -0700227 bootseq = dev_seq(dev);
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530228 break;
229 default:
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530230 printf("Invalid Boot Mode:0x%x\n", bootmode);
231 break;
232 }
233
Venkatesh Yadav Abbarapue5dd04a2023-09-04 08:50:34 +0530234 if (mode) {
235 if (bootseq >= 0) {
236 bootseq_len = snprintf(NULL, 0, "%i", bootseq);
237 debug("Bootseq len: %x\n", bootseq_len);
238 }
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530239
Venkatesh Yadav Abbarapue5dd04a2023-09-04 08:50:34 +0530240 /*
241 * One terminating char + one byte for space between mode
242 * and default boot_targets
243 */
244 env_targets = env_get("boot_targets");
245 if (env_targets)
246 env_targets_len = strlen(env_targets);
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530247
Venkatesh Yadav Abbarapue5dd04a2023-09-04 08:50:34 +0530248 new_targets = calloc(1, strlen(mode) + env_targets_len + 2 +
249 bootseq_len);
250 if (!new_targets)
251 return -ENOMEM;
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530252
Venkatesh Yadav Abbarapue5dd04a2023-09-04 08:50:34 +0530253 if (bootseq >= 0)
254 sprintf(new_targets, "%s%x %s", mode, bootseq,
255 env_targets ? env_targets : "");
256 else
257 sprintf(new_targets, "%s %s", mode,
258 env_targets ? env_targets : "");
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530259
Venkatesh Yadav Abbarapue5dd04a2023-09-04 08:50:34 +0530260 env_set("boot_targets", new_targets);
261 }
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530262
Michal Simekb1634762023-09-05 13:30:07 +0200263 return 0;
264}
265
266int board_late_init(void)
267{
268 int ret;
269
270 if (!(gd->flags & GD_FLG_ENV_DEFAULT)) {
271 debug("Saved variables - Skipping\n");
272 return 0;
273 }
274
275 if (!IS_ENABLED(CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG))
276 return 0;
277
278 if (IS_ENABLED(CONFIG_DISTRO_DEFAULTS)) {
279 ret = boot_targets_setup();
280 if (ret)
281 return ret;
282 }
283
Michal Simek705d44a2020-03-31 12:39:37 +0200284 return board_late_init_xilinx();
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530285}
286
Michal Simek4b066a12018-08-22 14:55:27 +0200287int dram_init_banksize(void)
288{
Michal Simek21eb5cc2019-04-29 09:39:09 -0700289 int ret;
290
291 ret = fdtdec_setup_memory_banksize();
292 if (ret)
293 return ret;
294
295 mem_map_fill();
Michal Simek4b066a12018-08-22 14:55:27 +0200296
297 return 0;
298}
299
300int dram_init(void)
301{
Michal Simek9134d4c2020-07-10 12:42:09 +0200302 if (fdtdec_setup_mem_size_base_lowest() != 0)
Michal Simek4b066a12018-08-22 14:55:27 +0200303 return -EINVAL;
304
305 return 0;
306}
307
Michal Simekc1e98aa2024-10-25 13:56:07 +0200308#if !CONFIG_IS_ENABLED(SYSRESET)
Harald Seiler6f14d5f2020-12-15 16:47:52 +0100309void reset_cpu(void)
Michal Simek4b066a12018-08-22 14:55:27 +0200310{
311}
Michal Simekc1e98aa2024-10-25 13:56:07 +0200312#endif
Ashok Reddy Somafb6b3cd2021-02-23 08:07:46 -0700313
Michal Simekf3a541f2024-03-22 12:43:17 +0100314#if defined(CONFIG_ENV_IS_NOWHERE)
Ashok Reddy Somafb6b3cd2021-02-23 08:07:46 -0700315enum env_location env_get_location(enum env_operation op, int prio)
316{
317 u32 bootmode = versal_get_bootmode();
318
319 if (prio)
320 return ENVL_UNKNOWN;
321
322 switch (bootmode) {
323 case EMMC_MODE:
324 case SD_MODE:
325 case SD1_LSHFT_MODE:
326 case SD_MODE1:
327 if (IS_ENABLED(CONFIG_ENV_IS_IN_FAT))
328 return ENVL_FAT;
329 if (IS_ENABLED(CONFIG_ENV_IS_IN_EXT4))
330 return ENVL_EXT4;
T Karthik Reddy6f8b2052021-11-24 12:16:55 +0100331 return ENVL_NOWHERE;
Ashok Reddy Somafb6b3cd2021-02-23 08:07:46 -0700332 case OSPI_MODE:
333 case QSPI_MODE_24BIT:
334 case QSPI_MODE_32BIT:
335 if (IS_ENABLED(CONFIG_ENV_IS_IN_SPI_FLASH))
336 return ENVL_SPI_FLASH;
T Karthik Reddy6f8b2052021-11-24 12:16:55 +0100337 return ENVL_NOWHERE;
Ashok Reddy Somafb6b3cd2021-02-23 08:07:46 -0700338 case JTAG_MODE:
Polak, Leszekcddfc132023-10-08 14:34:42 +0000339 case SELECTMAP_MODE:
Ashok Reddy Somafb6b3cd2021-02-23 08:07:46 -0700340 default:
341 return ENVL_NOWHERE;
342 }
343}
Michal Simekf3a541f2024-03-22 12:43:17 +0100344#endif
Michal Simek444a70e2024-10-25 13:56:08 +0200345
346#if defined(CONFIG_SET_DFU_ALT_INFO)
347
348#define DFU_ALT_BUF_LEN SZ_1K
349
Michal Simek754b53c2024-12-05 11:38:15 +0100350static void mtd_found_part(u32 *base, u32 *size)
351{
352 struct mtd_info *part, *mtd;
353
354 mtd_probe_devices();
355
356 mtd = get_mtd_device_nm("nor0");
357 if (!IS_ERR_OR_NULL(mtd)) {
358 list_for_each_entry(part, &mtd->partitions, node) {
359 debug("0x%012llx-0x%012llx : \"%s\"\n",
360 part->offset, part->offset + part->size,
361 part->name);
362
363 if (*base >= part->offset &&
364 *base < part->offset + part->size) {
365 debug("Found my partition: %d/%s\n",
366 part->index, part->name);
367 *base = part->offset;
368 *size = part->size;
369 break;
370 }
371 }
372 }
373}
374
Michal Simek444a70e2024-10-25 13:56:08 +0200375void set_dfu_alt_info(char *interface, char *devstr)
376{
377 int bootseq = 0, len = 0;
378 u32 bootmode = versal_get_bootmode();
379
380 ALLOC_CACHE_ALIGN_BUFFER(char, buf, DFU_ALT_BUF_LEN);
381
382 if (env_get("dfu_alt_info"))
383 return;
384
385 memset(buf, 0, sizeof(buf));
386
387 switch (bootmode) {
388 case EMMC_MODE:
389 case SD_MODE:
390 case SD1_LSHFT_MODE:
391 case SD_MODE1:
392 bootseq = mmc_get_env_dev();
393
394 len += snprintf(buf + len, DFU_ALT_BUF_LEN, "mmc %d=boot",
395 bootseq);
396
397 len += snprintf(buf + len, DFU_ALT_BUF_LEN, ".bin fat %d 1",
398 bootseq);
399 break;
Michal Simek754b53c2024-12-05 11:38:15 +0100400 case QSPI_MODE_24BIT:
401 case QSPI_MODE_32BIT:
402 case OSPI_MODE:
403 {
404 u32 base = 0;
405 u32 size = 0x1500000;
406 u32 limit = size;
407
408 mtd_found_part(&base, &limit);
409
410 len += snprintf(buf + len, DFU_ALT_BUF_LEN,
411 "sf 0:0=boot.bin raw 0x%x 0x%x",
412 base, limit);
413 }
414 break;
Michal Simek444a70e2024-10-25 13:56:08 +0200415 default:
416 return;
417 }
418
419 env_set("dfu_alt_info", buf);
420 puts("DFU alt info setting: done\n");
421}
422#endif