blob: 6c432ca5a62c1f471d133c685a132d8e8ac6cffb [file] [log] [blame]
Fabio Estevam6ed39812018-06-29 15:19:11 -03001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Copyright (C) 2018 Technexion Ltd.
4 *
5 * Author: Richard Hu <richard.hu@technexion.com>
6 */
7
Simon Glassafb02152019-12-28 10:45:01 -07008#include <cpu_func.h>
Joris Offouga525447f2019-04-04 14:00:55 +02009#include <asm/arch/clock.h>
Fabio Estevam6ed39812018-06-29 15:19:11 -030010#include <asm/arch/imx-regs.h>
11#include <asm/arch/crm_regs.h>
Joris Offouga525447f2019-04-04 14:00:55 +020012#include <asm/arch/mx7-pins.h>
Fabio Estevam6ed39812018-06-29 15:19:11 -030013#include <asm/arch/sys_proto.h>
14#include <asm/arch-mx7/mx7-ddr.h>
Joris Offouga525447f2019-04-04 14:00:55 +020015#include <asm/mach-imx/iomux-v3.h>
Fabio Estevam6ed39812018-06-29 15:19:11 -030016#include <asm/gpio.h>
Yangbo Lu73340382019-06-21 11:42:28 +080017#include <fsl_esdhc_imx.h>
Fabio Estevam6ed39812018-06-29 15:19:11 -030018#include <spl.h>
19
20#if defined(CONFIG_SPL_BUILD)
Fabio Estevamdbc3ba02018-06-29 15:19:14 -030021
22#ifdef CONFIG_SPL_OS_BOOT
23int spl_start_uboot(void)
24{
Fabio Estevamc11d44a2019-09-11 14:30:28 -030025 /* Break into full U-Boot on 'c' */
26 if (serial_tstc() && serial_getc() == 'c')
27 return 1;
28
Fabio Estevamdbc3ba02018-06-29 15:19:14 -030029 return 0;
30}
31#endif
32
Fabio Estevam6ed39812018-06-29 15:19:11 -030033static struct ddrc ddrc_regs_val = {
34 .mstr = 0x01040001,
35 .rfshtmg = 0x00400046,
36 .init1 = 0x00690000,
37 .init0 = 0x00020083,
38 .init3 = 0x09300004,
39 .init4 = 0x04080000,
40 .init5 = 0x00100004,
41 .rankctl = 0x0000033F,
42 .dramtmg0 = 0x09081109,
43 .dramtmg1 = 0x0007020d,
44 .dramtmg2 = 0x03040407,
45 .dramtmg3 = 0x00002006,
46 .dramtmg4 = 0x04020205,
47 .dramtmg5 = 0x03030202,
48 .dramtmg8 = 0x00000803,
49 .zqctl0 = 0x00800020,
50 .dfitmg0 = 0x02098204,
51 .dfitmg1 = 0x00030303,
52 .dfiupd0 = 0x80400003,
53 .dfiupd1 = 0x00100020,
54 .dfiupd2 = 0x80100004,
55 .addrmap4 = 0x00000F0F,
56 .odtcfg = 0x06000604,
57 .odtmap = 0x00000001,
58 .rfshtmg = 0x00400046,
59 .dramtmg0 = 0x09081109,
60 .addrmap0 = 0x0000001f,
61 .addrmap1 = 0x00080808,
62 .addrmap4 = 0x00000f0f,
63 .addrmap5 = 0x07070707,
64 .addrmap6 = 0x0f0f0707,
65};
66
67static struct ddrc_mp ddrc_mp_val = {
68 .pctrl_0 = 0x00000001,
69};
70
71static struct ddr_phy ddr_phy_regs_val = {
72 .phy_con0 = 0x17420f40,
73 .phy_con1 = 0x10210100,
74 .phy_con4 = 0x00060807,
75 .mdll_con0 = 0x1010007e,
76 .drvds_con0 = 0x00000d6e,
77 .cmd_sdll_con0 = 0x00000010,
78 .offset_lp_con0 = 0x0000000f,
79 .offset_rd_con0 = 0x08080808,
80 .offset_wr_con0 = 0x08080808,
81};
82
83static struct mx7_calibration calib_param = {
84 .num_val = 5,
85 .values = {
86 0x0E407304,
87 0x0E447304,
88 0x0E447306,
89 0x0E447304,
90 0x0E447304,
91 },
92};
93
94static void gpr_init(void)
95{
96 struct iomuxc_gpr_base_regs *gpr_regs =
97 (struct iomuxc_gpr_base_regs *)IOMUXC_GPR_BASE_ADDR;
98 writel(0x4F400005, &gpr_regs->gpr[1]);
99}
100
101static bool is_1g(void)
102{
103 gpio_direction_input(IMX_GPIO_NR(1, 12));
104 return !gpio_get_value(IMX_GPIO_NR(1, 12));
105}
106
107static void ddr_init(void)
108{
Fabio Estevam1dfd9802018-06-29 15:19:16 -0300109 if (is_1g())
Fabio Estevam6ed39812018-06-29 15:19:11 -0300110 ddrc_regs_val.addrmap6 = 0x0f070707;
Fabio Estevam6ed39812018-06-29 15:19:11 -0300111
112 mx7_dram_cfg(&ddrc_regs_val, &ddrc_mp_val, &ddr_phy_regs_val,
113 &calib_param);
114}
115
116void board_init_f(ulong dummy)
117{
118 arch_cpu_init();
119 gpr_init();
120 board_early_init_f();
121 timer_init();
122 preloader_console_init();
123 ddr_init();
124 memset(__bss_start, 0, __bss_end - __bss_start);
125 board_init_r(NULL, 0);
126}
127
128void reset_cpu(ulong addr)
129{
130}
Joris Offouga525447f2019-04-04 14:00:55 +0200131
132#define USDHC_PAD_CTRL (PAD_CTL_DSE_3P3V_32OHM | PAD_CTL_SRE_SLOW | \
133 PAD_CTL_HYS | PAD_CTL_PUE | PAD_CTL_PUS_PU47KOHM)
134
135static iomux_v3_cfg_t const usdhc3_pads[] = {
136 MX7D_PAD_SD3_CLK__SD3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
137 MX7D_PAD_SD3_CMD__SD3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
138 MX7D_PAD_SD3_DATA0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
139 MX7D_PAD_SD3_DATA1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
140 MX7D_PAD_SD3_DATA2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
141 MX7D_PAD_SD3_DATA3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
142 MX7D_PAD_SD3_DATA4__SD3_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
143 MX7D_PAD_SD3_DATA5__SD3_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
144 MX7D_PAD_SD3_DATA6__SD3_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
145 MX7D_PAD_SD3_DATA7__SD3_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
146 MX7D_PAD_GPIO1_IO14__GPIO1_IO14 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
147};
148
149static struct fsl_esdhc_cfg usdhc_cfg[1] = {
150 {USDHC3_BASE_ADDR},
151};
152
153int board_mmc_getcd(struct mmc *mmc)
154{
155 /* Assume uSDHC3 emmc is always present */
156 return 1;
157}
158
159int board_mmc_init(bd_t *bis)
160{
161 imx_iomux_v3_setup_multiple_pads(usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
162 usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
163 return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
164}
Fabio Estevam6ed39812018-06-29 15:19:11 -0300165#endif