blob: 4e5871b76abb701cdd619bbfb2c475f29f86fa5e [file] [log] [blame]
Michal Simek04b7e622015-01-15 10:01:51 +01001/*
2 * (C) Copyright 2014 - 2015 Xilinx, Inc.
3 * Michal Simek <michal.simek@xilinx.com>
4 *
5 * SPDX-License-Identifier: GPL-2.0+
6 */
7
8#include <common.h>
Michal Simekd54b1af2015-09-30 17:26:55 +02009#include <sata.h>
Michal Simekb216cc12015-07-23 13:27:40 +020010#include <ahci.h>
11#include <scsi.h>
Michal Simekecfb6dc2016-04-22 14:28:54 +020012#include <malloc.h>
Michal Simekc23d3f82015-11-05 08:34:35 +010013#include <asm/arch/clk.h>
Michal Simek04b7e622015-01-15 10:01:51 +010014#include <asm/arch/hardware.h>
15#include <asm/arch/sys_proto.h>
16#include <asm/io.h>
Siva Durga Prasad Paladuguba1f68e2015-08-04 13:03:26 +053017#include <usb.h>
18#include <dwc3-uboot.h>
Michal Simek8111aff2016-02-01 15:05:58 +010019#include <zynqmppl.h>
Michal Simekeec32f62016-04-22 11:48:49 +020020#include <i2c.h>
Michal Simek76d0a772016-09-01 11:16:40 +020021#include <g_dnl.h>
Michal Simek04b7e622015-01-15 10:01:51 +010022
23DECLARE_GLOBAL_DATA_PTR;
24
Michal Simek8111aff2016-02-01 15:05:58 +010025#if defined(CONFIG_FPGA) && defined(CONFIG_FPGA_ZYNQMPPL) && \
26 !defined(CONFIG_SPL_BUILD)
27static xilinx_desc zynqmppl = XILINX_ZYNQMP_DESC;
28
29static const struct {
30 uint32_t id;
31 char *name;
32} zynqmp_devices[] = {
33 {
34 .id = 0x10,
35 .name = "3eg",
36 },
37 {
38 .id = 0x11,
39 .name = "2eg",
40 },
41 {
42 .id = 0x20,
43 .name = "5ev",
44 },
45 {
46 .id = 0x21,
47 .name = "4ev",
48 },
49 {
50 .id = 0x30,
51 .name = "7ev",
52 },
53 {
54 .id = 0x38,
55 .name = "9eg",
56 },
57 {
58 .id = 0x39,
59 .name = "6eg",
60 },
61 {
62 .id = 0x40,
63 .name = "11eg",
64 },
65 {
66 .id = 0x50,
67 .name = "15eg",
68 },
69 {
70 .id = 0x58,
71 .name = "19eg",
72 },
73 {
74 .id = 0x59,
75 .name = "17eg",
76 },
77};
78
79static int chip_id(void)
80{
81 struct pt_regs regs;
82 regs.regs[0] = ZYNQMP_SIP_SVC_CSU_DMA_CHIPID;
83 regs.regs[1] = 0;
84 regs.regs[2] = 0;
85 regs.regs[3] = 0;
86
87 smc_call(&regs);
88
Soren Brinkmannd7696a52016-09-29 11:44:41 -070089 /*
90 * SMC returns:
91 * regs[0][31:0] = status of the operation
92 * regs[0][63:32] = CSU.IDCODE register
93 * regs[1][31:0] = CSU.version register
94 */
95 regs.regs[0] = upper_32_bits(regs.regs[0]);
96 regs.regs[0] &= ZYNQMP_CSU_IDCODE_DEVICE_CODE_MASK |
97 ZYNQMP_CSU_IDCODE_SVD_MASK;
98 regs.regs[0] >>= ZYNQMP_CSU_IDCODE_SVD_SHIFT;
99
Michal Simek8111aff2016-02-01 15:05:58 +0100100 return regs.regs[0];
101}
102
103static char *zynqmp_get_silicon_idcode_name(void)
104{
105 uint32_t i, id;
106
107 id = chip_id();
108 for (i = 0; i < ARRAY_SIZE(zynqmp_devices); i++) {
109 if (zynqmp_devices[i].id == id)
110 return zynqmp_devices[i].name;
111 }
112 return "unknown";
113}
114#endif
115
116#define ZYNQMP_VERSION_SIZE 9
117
Michal Simek04b7e622015-01-15 10:01:51 +0100118int board_init(void)
119{
Michal Simekfb7242d2015-06-22 14:31:06 +0200120 printf("EL Level:\tEL%d\n", current_el());
121
Michal Simek8111aff2016-02-01 15:05:58 +0100122#if defined(CONFIG_FPGA) && defined(CONFIG_FPGA_ZYNQMPPL) && \
123 !defined(CONFIG_SPL_BUILD) || (defined(CONFIG_SPL_FPGA_SUPPORT) && \
124 defined(CONFIG_SPL_BUILD))
125 if (current_el() != 3) {
126 static char version[ZYNQMP_VERSION_SIZE];
127
128 strncat(version, "xczu", ZYNQMP_VERSION_SIZE);
129 zynqmppl.name = strncat(version,
130 zynqmp_get_silicon_idcode_name(),
131 ZYNQMP_VERSION_SIZE);
132 printf("Chip ID:\t%s\n", zynqmppl.name);
133 fpga_init();
134 fpga_add(fpga_xilinx, &zynqmppl);
135 }
136#endif
137
Michal Simek04b7e622015-01-15 10:01:51 +0100138 return 0;
139}
140
141int board_early_init_r(void)
142{
143 u32 val;
144
Michal Simekc23d3f82015-11-05 08:34:35 +0100145 if (current_el() == 3) {
146 val = readl(&crlapb_base->timestamp_ref_ctrl);
147 val |= ZYNQMP_CRL_APB_TIMESTAMP_REF_CTRL_CLKACT;
148 writel(val, &crlapb_base->timestamp_ref_ctrl);
Michal Simek04b7e622015-01-15 10:01:51 +0100149
Michal Simekc23d3f82015-11-05 08:34:35 +0100150 /* Program freq register in System counter */
151 writel(zynqmp_get_system_timer_freq(),
152 &iou_scntr_secure->base_frequency_id_register);
153 /* And enable system counter */
154 writel(ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_EN,
155 &iou_scntr_secure->counter_control_register);
156 }
Michal Simek04b7e622015-01-15 10:01:51 +0100157 /* Program freq register in System counter and enable system counter */
158 writel(gd->cpu_clk, &iou_scntr->base_frequency_id_register);
159 writel(ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_HDBG |
160 ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_EN,
161 &iou_scntr->counter_control_register);
162
163 return 0;
164}
165
Michal Simekeec32f62016-04-22 11:48:49 +0200166int zynq_board_read_rom_ethaddr(unsigned char *ethaddr)
167{
168#if defined(CONFIG_ZYNQ_GEM_EEPROM_ADDR) && \
169 defined(CONFIG_ZYNQ_GEM_I2C_MAC_OFFSET) && \
170 defined(CONFIG_ZYNQ_EEPROM_BUS)
171 i2c_set_bus_num(CONFIG_ZYNQ_EEPROM_BUS);
172
173 if (eeprom_read(CONFIG_ZYNQ_GEM_EEPROM_ADDR,
174 CONFIG_ZYNQ_GEM_I2C_MAC_OFFSET,
175 ethaddr, 6))
176 printf("I2C EEPROM MAC address read failed\n");
177#endif
178
179 return 0;
180}
181
Michal Simek8faa66a2016-02-08 09:34:53 +0100182#if !defined(CONFIG_SYS_SDRAM_BASE) && !defined(CONFIG_SYS_SDRAM_SIZE)
Michal Simek8faa66a2016-02-08 09:34:53 +0100183void dram_init_banksize(void)
184{
Nathan Rossiac04bfa2016-12-19 00:03:34 +1000185 fdtdec_setup_memory_banksize();
Tom Riniedcfdbd2016-12-09 07:56:54 -0500186}
Michal Simek8faa66a2016-02-08 09:34:53 +0100187
Tom Riniedcfdbd2016-12-09 07:56:54 -0500188int dram_init(void)
189{
Nathan Rossiac04bfa2016-12-19 00:03:34 +1000190 if (fdtdec_setup_memory_size() != 0)
191 return -EINVAL;
Tom Riniedcfdbd2016-12-09 07:56:54 -0500192
193 return 0;
Michal Simek8faa66a2016-02-08 09:34:53 +0100194}
195#else
Michal Simek04b7e622015-01-15 10:01:51 +0100196int dram_init(void)
197{
198 gd->ram_size = CONFIG_SYS_SDRAM_SIZE;
199
200 return 0;
201}
Michal Simek8faa66a2016-02-08 09:34:53 +0100202#endif
Michal Simek04b7e622015-01-15 10:01:51 +0100203
Michal Simek04b7e622015-01-15 10:01:51 +0100204void reset_cpu(ulong addr)
205{
206}
207
Michal Simek04b7e622015-01-15 10:01:51 +0100208int board_late_init(void)
209{
210 u32 reg = 0;
211 u8 bootmode;
Michal Simekecfb6dc2016-04-22 14:28:54 +0200212 const char *mode;
213 char *new_targets;
214
215 if (!(gd->flags & GD_FLG_ENV_DEFAULT)) {
216 debug("Saved variables - Skipping\n");
217 return 0;
218 }
Michal Simek04b7e622015-01-15 10:01:51 +0100219
220 reg = readl(&crlapb_base->boot_mode);
Michal Simek833e0c42016-10-25 11:43:02 +0200221 if (reg >> BOOT_MODE_ALT_SHIFT)
222 reg >>= BOOT_MODE_ALT_SHIFT;
223
Michal Simek04b7e622015-01-15 10:01:51 +0100224 bootmode = reg & BOOT_MODES_MASK;
225
Michal Simekc5d95232015-09-20 17:20:42 +0200226 puts("Bootmode: ");
Michal Simek04b7e622015-01-15 10:01:51 +0100227 switch (bootmode) {
Michal Simek12398ea2016-08-19 14:14:52 +0200228 case USB_MODE:
229 puts("USB_MODE\n");
230 mode = "usb";
231 break;
Siva Durga Prasad Paladugu30f0fc72015-03-13 11:10:26 +0530232 case JTAG_MODE:
Michal Simekc5d95232015-09-20 17:20:42 +0200233 puts("JTAG_MODE\n");
Michal Simekecfb6dc2016-04-22 14:28:54 +0200234 mode = "pxe dhcp";
Siva Durga Prasad Paladugu30f0fc72015-03-13 11:10:26 +0530235 break;
236 case QSPI_MODE_24BIT:
237 case QSPI_MODE_32BIT:
Michal Simekecfb6dc2016-04-22 14:28:54 +0200238 mode = "qspi0";
Michal Simekc5d95232015-09-20 17:20:42 +0200239 puts("QSPI_MODE\n");
Siva Durga Prasad Paladugu30f0fc72015-03-13 11:10:26 +0530240 break;
Michal Simek02d66cd2015-04-15 15:02:28 +0200241 case EMMC_MODE:
Michal Simekdf7ff0a2015-10-05 15:59:38 +0200242 puts("EMMC_MODE\n");
Michal Simekecfb6dc2016-04-22 14:28:54 +0200243 mode = "mmc0";
Michal Simekdf7ff0a2015-10-05 15:59:38 +0200244 break;
245 case SD_MODE:
Michal Simekc5d95232015-09-20 17:20:42 +0200246 puts("SD_MODE\n");
Michal Simekecfb6dc2016-04-22 14:28:54 +0200247 mode = "mmc0";
Michal Simek04b7e622015-01-15 10:01:51 +0100248 break;
Siva Durga Prasad Paladugu29a77d22016-09-21 11:45:05 +0530249 case SD1_LSHFT_MODE:
250 puts("LVL_SHFT_");
251 /* fall through */
Michal Simek108e1842015-10-05 10:51:12 +0200252 case SD_MODE1:
Michal Simekc5d95232015-09-20 17:20:42 +0200253 puts("SD_MODE1\n");
Michal Simek6d902452015-11-06 10:22:37 +0100254#if defined(CONFIG_ZYNQ_SDHCI0) && defined(CONFIG_ZYNQ_SDHCI1)
Michal Simekecfb6dc2016-04-22 14:28:54 +0200255 mode = "mmc1";
256#else
257 mode = "mmc0";
Michal Simek6d902452015-11-06 10:22:37 +0100258#endif
Michal Simek108e1842015-10-05 10:51:12 +0200259 break;
260 case NAND_MODE:
Michal Simekc5d95232015-09-20 17:20:42 +0200261 puts("NAND_MODE\n");
Michal Simekecfb6dc2016-04-22 14:28:54 +0200262 mode = "nand0";
Michal Simek108e1842015-10-05 10:51:12 +0200263 break;
Michal Simek04b7e622015-01-15 10:01:51 +0100264 default:
Michal Simekecfb6dc2016-04-22 14:28:54 +0200265 mode = "";
Michal Simek04b7e622015-01-15 10:01:51 +0100266 printf("Invalid Boot Mode:0x%x\n", bootmode);
267 break;
268 }
269
Michal Simekecfb6dc2016-04-22 14:28:54 +0200270 /*
271 * One terminating char + one byte for space between mode
272 * and default boot_targets
273 */
274 new_targets = calloc(1, strlen(mode) +
275 strlen(getenv("boot_targets")) + 2);
276
277 sprintf(new_targets, "%s %s", mode, getenv("boot_targets"));
278 setenv("boot_targets", new_targets);
279
Michal Simek04b7e622015-01-15 10:01:51 +0100280 return 0;
281}
Siva Durga Prasad Paladugu650e0a32015-08-04 13:01:05 +0530282
283int checkboard(void)
284{
Michal Simek47ce9362016-01-25 11:04:21 +0100285 puts("Board: Xilinx ZynqMP\n");
Siva Durga Prasad Paladugu650e0a32015-08-04 13:01:05 +0530286 return 0;
287}
Siva Durga Prasad Paladuguba1f68e2015-08-04 13:03:26 +0530288
289#ifdef CONFIG_USB_DWC3
Michal Simekea526be2016-08-08 10:11:26 +0200290static struct dwc3_device dwc3_device_data0 = {
Siva Durga Prasad Paladuguba1f68e2015-08-04 13:03:26 +0530291 .maximum_speed = USB_SPEED_HIGH,
292 .base = ZYNQMP_USB0_XHCI_BASEADDR,
293 .dr_mode = USB_DR_MODE_PERIPHERAL,
294 .index = 0,
295};
296
Michal Simekea526be2016-08-08 10:11:26 +0200297static struct dwc3_device dwc3_device_data1 = {
298 .maximum_speed = USB_SPEED_HIGH,
299 .base = ZYNQMP_USB1_XHCI_BASEADDR,
300 .dr_mode = USB_DR_MODE_PERIPHERAL,
301 .index = 1,
302};
303
Michal Simek76d0a772016-09-01 11:16:40 +0200304int usb_gadget_handle_interrupts(int index)
Siva Durga Prasad Paladuguba1f68e2015-08-04 13:03:26 +0530305{
Michal Simek76d0a772016-09-01 11:16:40 +0200306 dwc3_uboot_handle_interrupt(index);
Siva Durga Prasad Paladuguba1f68e2015-08-04 13:03:26 +0530307 return 0;
308}
309
310int board_usb_init(int index, enum usb_init_type init)
311{
Michal Simekea526be2016-08-08 10:11:26 +0200312 debug("%s: index %x\n", __func__, index);
313
Michal Simek7987d2a2016-09-01 11:27:32 +0200314#if defined(CONFIG_USB_GADGET_DOWNLOAD)
315 g_dnl_set_serialnumber(CONFIG_SYS_CONFIG_NAME);
316#endif
317
Michal Simekea526be2016-08-08 10:11:26 +0200318 switch (index) {
319 case 0:
320 return dwc3_uboot_init(&dwc3_device_data0);
321 case 1:
322 return dwc3_uboot_init(&dwc3_device_data1);
323 };
324
325 return -1;
Siva Durga Prasad Paladuguba1f68e2015-08-04 13:03:26 +0530326}
327
328int board_usb_cleanup(int index, enum usb_init_type init)
329{
330 dwc3_uboot_exit(index);
331 return 0;
332}
333#endif