blob: f4a34f261a6e68be24f0ad6837643e39970c5a73 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Ilko Iliev61fdb732009-06-12 21:20:39 +02002/*
3 * (C) Copyright 2007-2008
Stelian Pop5ee0c7f2011-11-01 00:00:39 +01004 * Stelian Pop <stelian@popies.net>
Ilko Iliev61fdb732009-06-12 21:20:39 +02005 * Lead Tech Design <www.leadtechdesign.com>
6 * Ilko Iliev <www.ronetix.at>
7 *
8 * Configuation settings for the RONETIX PM9261 board.
Ilko Iliev61fdb732009-06-12 21:20:39 +02009 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Asen Dimov6a595142011-07-26 04:48:41 +000014/*
15 * SoC must be defined first, before hardware.h is included.
16 * In this case SoC is defined in boards.cfg.
17 */
18
19#include <asm/hardware.h>
Ilko Iliev61fdb732009-06-12 21:20:39 +020020/* ARM asynchronous clock */
Ilko Iliev61fdb732009-06-12 21:20:39 +020021
Ilko Iliev61fdb732009-06-12 21:20:39 +020022#define MASTER_PLL_DIV 15
23#define MASTER_PLL_MUL 162
24#define MAIN_PLL_DIV 2
Tom Rini6a5dccc2022-11-16 13:10:41 -050025#define CFG_SYS_AT91_SLOW_CLOCK 32768 /* slow clock xtal */
26#define CFG_SYS_AT91_MAIN_CLOCK 18432000
Ilko Iliev61fdb732009-06-12 21:20:39 +020027
Ilko Iliev61fdb732009-06-12 21:20:39 +020028/* clocks */
29/* CKGR_MOR - enable main osc. */
Tom Rini6a5dccc2022-11-16 13:10:41 -050030#define CFG_SYS_MOR_VAL \
Asen Dimov9128acd2010-04-06 16:18:04 +030031 (AT91_PMC_MOR_MOSCEN | \
Ilko Iliev61fdb732009-06-12 21:20:39 +020032 (255 << 8)) /* Main Oscillator Start-up Time */
Tom Rini6a5dccc2022-11-16 13:10:41 -050033#define CFG_SYS_PLLAR_VAL \
Asen Dimov9128acd2010-04-06 16:18:04 +030034 (AT91_PMC_PLLAR_29 | /* Bit 29 must be 1 when prog */ \
35 AT91_PMC_PLLXR_OUT(3) | \
Ilko Iliev61fdb732009-06-12 21:20:39 +020036 ((MASTER_PLL_MUL - 1) << 16) | (MASTER_PLL_DIV))
37
38/* PCK/2 = MCK Master Clock from PLLA */
Tom Rini6a5dccc2022-11-16 13:10:41 -050039#define CFG_SYS_MCKR1_VAL \
Asen Dimov9128acd2010-04-06 16:18:04 +030040 (AT91_PMC_MCKR_CSS_SLOW | \
41 AT91_PMC_MCKR_PRES_1 | \
Bo Shene55550e2013-11-15 11:12:33 +080042 AT91_PMC_MCKR_MDIV_2)
Ilko Iliev61fdb732009-06-12 21:20:39 +020043
44/* PCK/2 = MCK Master Clock from PLLA */
Tom Rini6a5dccc2022-11-16 13:10:41 -050045#define CFG_SYS_MCKR2_VAL \
Asen Dimov9128acd2010-04-06 16:18:04 +030046 (AT91_PMC_MCKR_CSS_PLLA | \
47 AT91_PMC_MCKR_PRES_1 | \
Bo Shene55550e2013-11-15 11:12:33 +080048 AT91_PMC_MCKR_MDIV_2)
Ilko Iliev61fdb732009-06-12 21:20:39 +020049
50/* define PDC[31:16] as DATA[31:16] */
Tom Rini6a5dccc2022-11-16 13:10:41 -050051#define CFG_SYS_PIOC_PDR_VAL1 0xFFFF0000
Ilko Iliev61fdb732009-06-12 21:20:39 +020052/* no pull-up for D[31:16] */
Tom Rini6a5dccc2022-11-16 13:10:41 -050053#define CFG_SYS_PIOC_PPUDR_VAL 0xFFFF0000
Ilko Iliev61fdb732009-06-12 21:20:39 +020054
55/* EBI_CSA, no pull-ups for D[15:0], CS1 SDRAM, CS3 NAND Flash */
Tom Rini6a5dccc2022-11-16 13:10:41 -050056#define CFG_SYS_MATRIX_EBICSA_VAL \
Asen Dimov9128acd2010-04-06 16:18:04 +030057 (AT91_MATRIX_CSA_DBPUC | AT91_MATRIX_CSA_EBI_CS1A)
Ilko Iliev61fdb732009-06-12 21:20:39 +020058
59/* SDRAM */
60/* SDRAMC_MR Mode register */
Tom Rini6a5dccc2022-11-16 13:10:41 -050061#define CFG_SYS_SDRC_MR_VAL1 AT91_SDRAMC_MODE_NORMAL
Ilko Iliev61fdb732009-06-12 21:20:39 +020062/* SDRAMC_TR - Refresh Timer register */
Tom Rini6a5dccc2022-11-16 13:10:41 -050063#define CFG_SYS_SDRC_TR_VAL1 0x13C
Ilko Iliev61fdb732009-06-12 21:20:39 +020064/* SDRAMC_CR - Configuration register*/
Tom Rini6a5dccc2022-11-16 13:10:41 -050065#define CFG_SYS_SDRC_CR_VAL \
Ilko Iliev61fdb732009-06-12 21:20:39 +020066 (AT91_SDRAMC_NC_9 | \
67 AT91_SDRAMC_NR_13 | \
68 AT91_SDRAMC_NB_4 | \
69 AT91_SDRAMC_CAS_3 | \
70 AT91_SDRAMC_DBW_32 | \
71 (1 << 8) | /* Write Recovery Delay */ \
72 (7 << 12) | /* Row Cycle Delay */ \
73 (3 << 16) | /* Row Precharge Delay */ \
74 (2 << 20) | /* Row to Column Delay */ \
75 (5 << 24) | /* Active to Precharge Delay */ \
76 (1 << 28)) /* Exit Self Refresh to Active Delay */
77
78/* Memory Device Register -> SDRAM */
Tom Rini6a5dccc2022-11-16 13:10:41 -050079#define CFG_SYS_SDRC_MDR_VAL AT91_SDRAMC_MD_SDRAM
80#define CFG_SYS_SDRC_MR_VAL2 AT91_SDRAMC_MODE_PRECHARGE
Tom Rinibb4dd962022-11-16 13:10:37 -050081#define CFG_SYS_SDRAM_VAL1 0 /* SDRAM_BASE */
Tom Rini6a5dccc2022-11-16 13:10:41 -050082#define CFG_SYS_SDRC_MR_VAL3 AT91_SDRAMC_MODE_REFRESH
Tom Rinibb4dd962022-11-16 13:10:37 -050083#define CFG_SYS_SDRAM_VAL2 0 /* SDRAM_BASE */
84#define CFG_SYS_SDRAM_VAL3 0 /* SDRAM_BASE */
85#define CFG_SYS_SDRAM_VAL4 0 /* SDRAM_BASE */
86#define CFG_SYS_SDRAM_VAL5 0 /* SDRAM_BASE */
87#define CFG_SYS_SDRAM_VAL6 0 /* SDRAM_BASE */
88#define CFG_SYS_SDRAM_VAL7 0 /* SDRAM_BASE */
89#define CFG_SYS_SDRAM_VAL8 0 /* SDRAM_BASE */
90#define CFG_SYS_SDRAM_VAL9 0 /* SDRAM_BASE */
Tom Rini6a5dccc2022-11-16 13:10:41 -050091#define CFG_SYS_SDRC_MR_VAL4 AT91_SDRAMC_MODE_LMR
Tom Rinibb4dd962022-11-16 13:10:37 -050092#define CFG_SYS_SDRAM_VAL10 0 /* SDRAM_BASE */
Tom Rini6a5dccc2022-11-16 13:10:41 -050093#define CFG_SYS_SDRC_MR_VAL5 AT91_SDRAMC_MODE_NORMAL
Tom Rinibb4dd962022-11-16 13:10:37 -050094#define CFG_SYS_SDRAM_VAL11 0 /* SDRAM_BASE */
Tom Rini6a5dccc2022-11-16 13:10:41 -050095#define CFG_SYS_SDRC_TR_VAL2 1200 /* SDRAM_TR */
Tom Rinibb4dd962022-11-16 13:10:37 -050096#define CFG_SYS_SDRAM_VAL12 0 /* SDRAM_BASE */
Ilko Iliev61fdb732009-06-12 21:20:39 +020097
98/* setup SMC0, CS0 (NOR Flash) - 16-bit, 15 WS */
Tom Rini6a5dccc2022-11-16 13:10:41 -050099#define CFG_SYS_SMC0_SETUP0_VAL \
Asen Dimov9128acd2010-04-06 16:18:04 +0300100 (AT91_SMC_SETUP_NWE(10) | AT91_SMC_SETUP_NCS_WR(10) | \
101 AT91_SMC_SETUP_NRD(10) | AT91_SMC_SETUP_NCS_RD(10))
Tom Rini6a5dccc2022-11-16 13:10:41 -0500102#define CFG_SYS_SMC0_PULSE0_VAL \
Asen Dimov9128acd2010-04-06 16:18:04 +0300103 (AT91_SMC_PULSE_NWE(11) | AT91_SMC_PULSE_NCS_WR(11) | \
104 AT91_SMC_PULSE_NRD(11) | AT91_SMC_PULSE_NCS_RD(11))
Tom Rini6a5dccc2022-11-16 13:10:41 -0500105#define CFG_SYS_SMC0_CYCLE0_VAL \
Asen Dimov9128acd2010-04-06 16:18:04 +0300106 (AT91_SMC_CYCLE_NWE(22) | AT91_SMC_CYCLE_NRD(22))
Tom Rini6a5dccc2022-11-16 13:10:41 -0500107#define CFG_SYS_SMC0_MODE0_VAL \
Asen Dimov9128acd2010-04-06 16:18:04 +0300108 (AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE | \
109 AT91_SMC_MODE_DBW_16 | \
110 AT91_SMC_MODE_TDF | \
111 AT91_SMC_MODE_TDF_CYCLE(6))
Ilko Iliev61fdb732009-06-12 21:20:39 +0200112
113/* user reset enable */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500114#define CFG_SYS_RSTC_RMR_VAL \
Ilko Iliev61fdb732009-06-12 21:20:39 +0200115 (AT91_RSTC_KEY | \
Asen Dimov9128acd2010-04-06 16:18:04 +0300116 AT91_RSTC_CR_PROCRST | \
117 AT91_RSTC_MR_ERSTL(1) | \
118 AT91_RSTC_MR_ERSTL(2))
Ilko Iliev61fdb732009-06-12 21:20:39 +0200119
120/* Disable Watchdog */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500121#define CFG_SYS_WDTC_WDMR_VAL \
Asen Dimov9128acd2010-04-06 16:18:04 +0300122 (AT91_WDT_MR_WDIDLEHLT | AT91_WDT_MR_WDDBGHLT | \
123 AT91_WDT_MR_WDV(0xfff) | \
124 AT91_WDT_MR_WDDIS | \
125 AT91_WDT_MR_WDD(0xfff))
Ilko Iliev61fdb732009-06-12 21:20:39 +0200126
Ilko Iliev61fdb732009-06-12 21:20:39 +0200127/* SDRAM */
Ilko Iliev61fdb732009-06-12 21:20:39 +0200128#define PHYS_SDRAM 0x20000000
129#define PHYS_SDRAM_SIZE 0x04000000 /* 64 megs */
130
Ilko Iliev61fdb732009-06-12 21:20:39 +0200131/* NAND flash */
Tom Rinib4213492022-11-12 17:36:51 -0500132#define CFG_SYS_NAND_BASE 0x40000000
Ilko Iliev61fdb732009-06-12 21:20:39 +0200133/* our ALE is AD22 */
Tom Rinib4213492022-11-12 17:36:51 -0500134#define CFG_SYS_NAND_MASK_ALE (1 << 22)
Ilko Iliev61fdb732009-06-12 21:20:39 +0200135/* our CLE is AD21 */
Tom Rinib4213492022-11-12 17:36:51 -0500136#define CFG_SYS_NAND_MASK_CLE (1 << 21)
137#define CFG_SYS_NAND_ENABLE_PIN GPIO_PIN_PC(14)
138#define CFG_SYS_NAND_READY_PIN GPIO_PIN_PA(16)
Ilko Iliev61fdb732009-06-12 21:20:39 +0200139
Ilko Iliev61fdb732009-06-12 21:20:39 +0200140/* NOR flash */
Ilko Iliev61fdb732009-06-12 21:20:39 +0200141#define PHYS_FLASH_1 0x10000000
Tom Rini6a5dccc2022-11-16 13:10:41 -0500142#define CFG_SYS_FLASH_BASE PHYS_FLASH_1
Ilko Iliev61fdb732009-06-12 21:20:39 +0200143
Ilko Iliev61fdb732009-06-12 21:20:39 +0200144/* USB */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500145#define CFG_SYS_USB_OHCI_REGS_BASE 0x00500000
Ilko Iliev61fdb732009-06-12 21:20:39 +0200146
Tom Rinic9edebe2022-12-04 10:03:50 -0500147#define CFG_EXTRA_ENV_SETTINGS \
Ilko Iliev61fdb732009-06-12 21:20:39 +0200148 "partition=nand0,0\0" \
149 "ramargs=setenv bootargs $(bootargs) $(mtdparts)\0" \
150 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Tom Rinic971ca22022-03-23 17:20:04 -0400151 "fbcon=rotate:3 " \
Ilko Iliev61fdb732009-06-12 21:20:39 +0200152 "nfsroot=$(serverip):$(rootpath) $(mtdparts)\0" \
153 "addip=setenv bootargs $(bootargs) " \
154 "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)"\
155 ":$(hostname):eth0:off\0" \
156 "ramboot=tftpboot 0x22000000 vmImage;" \
157 "run ramargs;run addip;bootm 22000000\0" \
158 "nfsboot=tftpboot 0x22000000 vmImage;" \
159 "run nfsargs;run addip;bootm 22000000\0" \
160 "flashboot=run ramargs;run addip;bootm 0x10050000\0" \
161 ""
Ilko Iliev61fdb732009-06-12 21:20:39 +0200162
Tom Rinibb4dd962022-11-16 13:10:37 -0500163#define CFG_SYS_SDRAM_BASE PHYS_SDRAM
Asen Dimov5aae7462010-12-12 12:41:30 +0200164
Ilko Iliev61fdb732009-06-12 21:20:39 +0200165#endif