blob: 76115a4013150be3ed6a3f08867329c7e24a6835 [file] [log] [blame]
TsiChungLiewb859ef12007-08-16 19:23:50 -05001/*
2 *
Alison Wangd132fe62012-03-26 21:49:06 +00003 * Copyright (C) 2004-2007, 2012 Freescale Semiconductor, Inc.
TsiChungLiewb859ef12007-08-16 19:23:50 -05004 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25/* CPU specific interrupt routine */
26#include <common.h>
27#include <asm/immap.h>
Alison Wangd132fe62012-03-26 21:49:06 +000028#include <asm/io.h>
TsiChungLiewb859ef12007-08-16 19:23:50 -050029
30int interrupt_init(void)
31{
Alison Wangd132fe62012-03-26 21:49:06 +000032 int0_t *intp = (int0_t *) (CONFIG_SYS_INTR_BASE);
TsiChungLiewb859ef12007-08-16 19:23:50 -050033
34 /* Make sure all interrupts are disabled */
Alison Wangd132fe62012-03-26 21:49:06 +000035 setbits_be32(&intp->imrl0, 0x1);
TsiChungLiewb859ef12007-08-16 19:23:50 -050036
37 enable_interrupts();
38 return 0;
39}
40
41#if defined(CONFIG_MCFTMR)
42void dtimer_intr_setup(void)
43{
Alison Wangd132fe62012-03-26 21:49:06 +000044 int0_t *intp = (int0_t *) (CONFIG_SYS_INTR_BASE);
TsiChungLiewb859ef12007-08-16 19:23:50 -050045
Alison Wangd132fe62012-03-26 21:49:06 +000046 out_8(&intp->icr0[CONFIG_SYS_TMRINTR_NO], CONFIG_SYS_TMRINTR_PRI);
47 clrbits_be32(&intp->imrl0, INTC_IPRL_INT0);
48 clrbits_be32(&intp->imrl0, CONFIG_SYS_TMRINTR_MASK);
TsiChungLiewb859ef12007-08-16 19:23:50 -050049}
50#endif