blob: f64dbb7d6a12a26e9858f976a0dd9db52e2efe76 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
wdenk1df49e22002-09-17 21:37:55 +00002/*
3 * (C) Copyright 2002
4 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
wdenk1df49e22002-09-17 21:37:55 +00005 */
6
Tom Rinidec7ea02024-05-20 13:35:03 -06007#include <config.h>
Marek Vasut2110c652020-05-23 15:07:30 +02008#include <asm/io.h>
Marek Vasut7efcae42020-05-23 14:55:26 +02009#include <cpu_func.h>
wdenk1df49e22002-09-17 21:37:55 +000010#include <malloc.h>
Marek Vasut2110c652020-05-23 15:07:30 +020011#include <miiphy.h>
wdenk1df49e22002-09-17 21:37:55 +000012#include <net.h>
Ben Warren052a5ea2008-08-31 20:37:00 -070013#include <netdev.h>
wdenk1df49e22002-09-17 21:37:55 +000014#include <pci.h>
Simon Glassdbd79542020-05-10 11:40:11 -060015#include <linux/delay.h>
wdenk1df49e22002-09-17 21:37:55 +000016
Marek Vasutdc83bfe2020-05-23 12:49:16 +020017/* Ethernet chip registers. */
Marek Vasut447271b2020-05-23 13:52:50 +020018#define SCB_STATUS 0 /* Rx/Command Unit Status *Word* */
19#define SCB_INT_ACK_BYTE 1 /* Rx/Command Unit STAT/ACK byte */
20#define SCB_CMD 2 /* Rx/Command Unit Command *Word* */
21#define SCB_INTR_CTL_BYTE 3 /* Rx/Command Unit Intr.Control Byte */
22#define SCB_POINTER 4 /* General purpose pointer. */
23#define SCB_PORT 8 /* Misc. commands and operands. */
24#define SCB_FLASH 12 /* Flash memory control. */
25#define SCB_EEPROM 14 /* EEPROM memory control. */
26#define SCB_CTRL_MDI 16 /* MDI interface control. */
27#define SCB_EARLY_RX 20 /* Early receive byte count. */
28#define SCB_GEN_CONTROL 28 /* 82559 General Control Register */
29#define SCB_GEN_STATUS 29 /* 82559 General Status register */
wdenk1df49e22002-09-17 21:37:55 +000030
Marek Vasutdc83bfe2020-05-23 12:49:16 +020031/* 82559 SCB status word defnitions */
Wolfgang Denk4dc11462005-09-26 01:06:33 +020032#define SCB_STATUS_CX 0x8000 /* CU finished command (transmit) */
33#define SCB_STATUS_FR 0x4000 /* frame received */
34#define SCB_STATUS_CNA 0x2000 /* CU left active state */
35#define SCB_STATUS_RNR 0x1000 /* receiver left ready state */
36#define SCB_STATUS_MDI 0x0800 /* MDI read/write cycle done */
37#define SCB_STATUS_SWI 0x0400 /* software generated interrupt */
38#define SCB_STATUS_FCP 0x0100 /* flow control pause interrupt */
wdenk1df49e22002-09-17 21:37:55 +000039
Wolfgang Denk4dc11462005-09-26 01:06:33 +020040#define SCB_INTACK_MASK 0xFD00 /* all the above */
wdenk1df49e22002-09-17 21:37:55 +000041
Wolfgang Denk4dc11462005-09-26 01:06:33 +020042#define SCB_INTACK_TX (SCB_STATUS_CX | SCB_STATUS_CNA)
43#define SCB_INTACK_RX (SCB_STATUS_FR | SCB_STATUS_RNR)
wdenk1df49e22002-09-17 21:37:55 +000044
Marek Vasutdc83bfe2020-05-23 12:49:16 +020045/* System control block commands */
wdenk1df49e22002-09-17 21:37:55 +000046/* CU Commands */
Wolfgang Denk4dc11462005-09-26 01:06:33 +020047#define CU_NOP 0x0000
48#define CU_START 0x0010
49#define CU_RESUME 0x0020
50#define CU_STATSADDR 0x0040 /* Load Dump Statistics ctrs addr */
51#define CU_SHOWSTATS 0x0050 /* Dump statistics counters. */
52#define CU_ADDR_LOAD 0x0060 /* Base address to add to CU commands */
53#define CU_DUMPSTATS 0x0070 /* Dump then reset stats counters. */
wdenk1df49e22002-09-17 21:37:55 +000054
55/* RUC Commands */
Wolfgang Denk4dc11462005-09-26 01:06:33 +020056#define RUC_NOP 0x0000
57#define RUC_START 0x0001
58#define RUC_RESUME 0x0002
59#define RUC_ABORT 0x0004
60#define RUC_ADDR_LOAD 0x0006 /* (seems not to clear on acceptance) */
61#define RUC_RESUMENR 0x0007
wdenk1df49e22002-09-17 21:37:55 +000062
Wolfgang Denk4dc11462005-09-26 01:06:33 +020063#define CU_CMD_MASK 0x00f0
64#define RU_CMD_MASK 0x0007
wdenk1df49e22002-09-17 21:37:55 +000065
Wolfgang Denk4dc11462005-09-26 01:06:33 +020066#define SCB_M 0x0100 /* 0 = enable interrupt, 1 = disable */
67#define SCB_SWI 0x0200 /* 1 - cause device to interrupt */
wdenk1df49e22002-09-17 21:37:55 +000068
Wolfgang Denk4dc11462005-09-26 01:06:33 +020069#define CU_STATUS_MASK 0x00C0
70#define RU_STATUS_MASK 0x003C
wdenk1df49e22002-09-17 21:37:55 +000071
Marek Vasute4211ed2020-05-23 13:17:03 +020072#define RU_STATUS_IDLE (0 << 2)
73#define RU_STATUS_SUS (1 << 2)
74#define RU_STATUS_NORES (2 << 2)
75#define RU_STATUS_READY (4 << 2)
76#define RU_STATUS_NO_RBDS_SUS ((1 << 2) | (8 << 2))
77#define RU_STATUS_NO_RBDS_NORES ((2 << 2) | (8 << 2))
78#define RU_STATUS_NO_RBDS_READY ((4 << 2) | (8 << 2))
wdenk1df49e22002-09-17 21:37:55 +000079
Marek Vasutdc83bfe2020-05-23 12:49:16 +020080/* 82559 Port interface commands. */
wdenk1df49e22002-09-17 21:37:55 +000081#define I82559_RESET 0x00000000 /* Software reset */
82#define I82559_SELFTEST 0x00000001 /* 82559 Selftest command */
83#define I82559_SELECTIVE_RESET 0x00000002
84#define I82559_DUMP 0x00000003
85#define I82559_DUMP_WAKEUP 0x00000007
86
Marek Vasutdc83bfe2020-05-23 12:49:16 +020087/* 82559 Eeprom interface. */
wdenk1df49e22002-09-17 21:37:55 +000088#define EE_SHIFT_CLK 0x01 /* EEPROM shift clock. */
89#define EE_CS 0x02 /* EEPROM chip select. */
90#define EE_DATA_WRITE 0x04 /* EEPROM chip data in. */
91#define EE_WRITE_0 0x01
92#define EE_WRITE_1 0x05
93#define EE_DATA_READ 0x08 /* EEPROM chip data out. */
94#define EE_ENB (0x4800 | EE_CS)
95#define EE_CMD_BITS 3
96#define EE_DATA_BITS 16
97
Marek Vasutdc83bfe2020-05-23 12:49:16 +020098/* The EEPROM commands include the alway-set leading bit. */
Marek Vasutf9cc66a2020-05-23 16:23:28 +020099#define EE_EWENB_CMD(addr_len) (4 << (addr_len))
100#define EE_WRITE_CMD(addr_len) (5 << (addr_len))
101#define EE_READ_CMD(addr_len) (6 << (addr_len))
102#define EE_ERASE_CMD(addr_len) (7 << (addr_len))
wdenk1df49e22002-09-17 21:37:55 +0000103
Marek Vasutdc83bfe2020-05-23 12:49:16 +0200104/* Receive frame descriptors. */
Marek Vasut447271b2020-05-23 13:52:50 +0200105struct eepro100_rxfd {
Marek Vasut7ad665f2020-05-23 15:02:47 +0200106 u16 status;
107 u16 control;
108 u32 link; /* struct eepro100_rxfd * */
109 u32 rx_buf_addr; /* void * */
110 u32 count;
wdenk1df49e22002-09-17 21:37:55 +0000111
Marek Vasut7ad665f2020-05-23 15:02:47 +0200112 u8 data[PKTSIZE_ALIGN];
wdenk1df49e22002-09-17 21:37:55 +0000113};
114
115#define RFD_STATUS_C 0x8000 /* completion of received frame */
Wolfgang Denk4dc11462005-09-26 01:06:33 +0200116#define RFD_STATUS_OK 0x2000 /* frame received with no errors */
wdenk1df49e22002-09-17 21:37:55 +0000117
Wolfgang Denk4dc11462005-09-26 01:06:33 +0200118#define RFD_CONTROL_EL 0x8000 /* 1=last RFD in RFA */
119#define RFD_CONTROL_S 0x4000 /* 1=suspend RU after receiving frame */
120#define RFD_CONTROL_H 0x0010 /* 1=RFD is a header RFD */
121#define RFD_CONTROL_SF 0x0008 /* 0=simplified, 1=flexible mode */
wdenk1df49e22002-09-17 21:37:55 +0000122
Wolfgang Denk4dc11462005-09-26 01:06:33 +0200123#define RFD_COUNT_MASK 0x3fff
124#define RFD_COUNT_F 0x4000
125#define RFD_COUNT_EOF 0x8000
wdenk1df49e22002-09-17 21:37:55 +0000126
Wolfgang Denk4dc11462005-09-26 01:06:33 +0200127#define RFD_RX_CRC 0x0800 /* crc error */
128#define RFD_RX_ALIGNMENT 0x0400 /* alignment error */
129#define RFD_RX_RESOURCE 0x0200 /* out of space, no resources */
130#define RFD_RX_DMA_OVER 0x0100 /* DMA overrun */
131#define RFD_RX_SHORT 0x0080 /* short frame error */
132#define RFD_RX_LENGTH 0x0020
133#define RFD_RX_ERROR 0x0010 /* receive error */
134#define RFD_RX_NO_ADR_MATCH 0x0004 /* no address match */
135#define RFD_RX_IA_MATCH 0x0002 /* individual address does not match */
136#define RFD_RX_TCO 0x0001 /* TCO indication */
wdenk1df49e22002-09-17 21:37:55 +0000137
Marek Vasutdc83bfe2020-05-23 12:49:16 +0200138/* Transmit frame descriptors */
Marek Vasut7ad665f2020-05-23 15:02:47 +0200139struct eepro100_txfd { /* Transmit frame descriptor set. */
140 u16 status;
141 u16 command;
142 u32 link; /* void * */
143 u32 tx_desc_addr; /* Always points to the tx_buf_addr element. */
144 s32 count;
wdenk1df49e22002-09-17 21:37:55 +0000145
Marek Vasut7ad665f2020-05-23 15:02:47 +0200146 u32 tx_buf_addr0; /* void *, frame to be transmitted. */
147 s32 tx_buf_size0; /* Length of Tx frame. */
148 u32 tx_buf_addr1; /* void *, frame to be transmitted. */
149 s32 tx_buf_size1; /* Length of Tx frame. */
wdenk1df49e22002-09-17 21:37:55 +0000150};
151
Marek Vasut447271b2020-05-23 13:52:50 +0200152#define TXCB_CMD_TRANSMIT 0x0004 /* transmit command */
153#define TXCB_CMD_SF 0x0008 /* 0=simplified, 1=flexible mode */
154#define TXCB_CMD_NC 0x0010 /* 0=CRC insert by controller */
155#define TXCB_CMD_I 0x2000 /* generate interrupt on completion */
156#define TXCB_CMD_S 0x4000 /* suspend on completion */
157#define TXCB_CMD_EL 0x8000 /* last command block in CBL */
wdenk1df49e22002-09-17 21:37:55 +0000158
Marek Vasut447271b2020-05-23 13:52:50 +0200159#define TXCB_COUNT_MASK 0x3fff
160#define TXCB_COUNT_EOF 0x8000
wdenk1df49e22002-09-17 21:37:55 +0000161
Marek Vasutdc83bfe2020-05-23 12:49:16 +0200162/* The Speedo3 Rx and Tx frame/buffer descriptors. */
Marek Vasut7ad665f2020-05-23 15:02:47 +0200163struct descriptor { /* A generic descriptor. */
164 u16 status;
165 u16 command;
166 u32 link; /* struct descriptor * */
wdenk1df49e22002-09-17 21:37:55 +0000167
168 unsigned char params[0];
169};
170
Tom Rini364d0022023-01-10 11:19:45 -0500171#define CFG_SYS_CMD_SUSPEND 0x4000
172#define CFG_SYS_CMD_IAS 0x0001 /* individual address setup */
173#define CFG_SYS_CMD_CONFIGURE 0x0002 /* configure */
wdenk1df49e22002-09-17 21:37:55 +0000174
Tom Rini364d0022023-01-10 11:19:45 -0500175#define CFG_SYS_STATUS_C 0x8000
176#define CFG_SYS_STATUS_OK 0x2000
wdenk1df49e22002-09-17 21:37:55 +0000177
Marek Vasutdc83bfe2020-05-23 12:49:16 +0200178/* Misc. */
Wolfgang Denk4dc11462005-09-26 01:06:33 +0200179#define NUM_RX_DESC PKTBUFSRX
Marek Vasutdc83bfe2020-05-23 12:49:16 +0200180#define NUM_TX_DESC 1 /* Number of TX descriptors */
wdenk1df49e22002-09-17 21:37:55 +0000181
182#define TOUT_LOOP 1000000
183
wdenk1df49e22002-09-17 21:37:55 +0000184/*
185 * The parameters for a CmdConfigure operation.
186 * There are so many options that it would be difficult to document
187 * each bit. We mostly use the default or recommended settings.
188 */
wdenk1df49e22002-09-17 21:37:55 +0000189static const char i82558_config_cmd[] = {
190 22, 0x08, 0, 1, 0, 0, 0x22, 0x03, 1, /* 1=Use MII 0=Use AUI */
191 0, 0x2E, 0, 0x60, 0x08, 0x88,
192 0x68, 0, 0x40, 0xf2, 0x84, /* Disable FC */
193 0x31, 0x05,
194};
195
Marek Vasut13beaa82020-05-23 16:49:07 +0200196struct eepro100_priv {
Marek Vasutd443d2d2020-05-23 17:13:26 +0200197 /* RX descriptor ring */
198 struct eepro100_rxfd rx_ring[NUM_RX_DESC];
199 /* TX descriptor ring */
200 struct eepro100_txfd tx_ring[NUM_TX_DESC];
201 /* RX descriptor ring pointer */
202 int rx_next;
Marek Vasut0ea22ba2020-05-23 17:28:20 +0200203 u16 rx_stat;
Marek Vasutd443d2d2020-05-23 17:13:26 +0200204 /* TX descriptor ring pointer */
205 int tx_next;
206 int tx_threshold;
Marek Vasutcbc44b82020-05-23 16:26:20 +0200207 struct udevice *devno;
Marek Vasut33346692020-05-23 17:10:03 +0200208 char *name;
209 void __iomem *iobase;
210 u8 *enetaddr;
Marek Vasut13beaa82020-05-23 16:49:07 +0200211};
212
Marek Vasutcbc44b82020-05-23 16:26:20 +0200213#define bus_to_phys(dev, a) dm_pci_mem_to_phys((dev), (a))
214#define phys_to_bus(dev, a) dm_pci_phys_to_mem((dev), (a))
wdenk1df49e22002-09-17 21:37:55 +0000215
Marek Vasut33346692020-05-23 17:10:03 +0200216static int INW(struct eepro100_priv *priv, u_long addr)
wdenk1df49e22002-09-17 21:37:55 +0000217{
Marek Vasut33346692020-05-23 17:10:03 +0200218 return le16_to_cpu(readw(addr + priv->iobase));
wdenk1df49e22002-09-17 21:37:55 +0000219}
220
Marek Vasut33346692020-05-23 17:10:03 +0200221static void OUTW(struct eepro100_priv *priv, int command, u_long addr)
wdenk1df49e22002-09-17 21:37:55 +0000222{
Marek Vasut33346692020-05-23 17:10:03 +0200223 writew(cpu_to_le16(command), addr + priv->iobase);
wdenk1df49e22002-09-17 21:37:55 +0000224}
225
Marek Vasut33346692020-05-23 17:10:03 +0200226static void OUTL(struct eepro100_priv *priv, int command, u_long addr)
wdenk1df49e22002-09-17 21:37:55 +0000227{
Marek Vasut33346692020-05-23 17:10:03 +0200228 writel(cpu_to_le32(command), addr + priv->iobase);
wdenk1df49e22002-09-17 21:37:55 +0000229}
230
Jon Loeligerb1d408a2007-07-09 17:30:01 -0500231#if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
Marek Vasut33346692020-05-23 17:10:03 +0200232static int INL(struct eepro100_priv *priv, u_long addr)
Wolfgang Denkb8d1f512005-09-26 00:39:59 +0200233{
Marek Vasut33346692020-05-23 17:10:03 +0200234 return le32_to_cpu(readl(addr + priv->iobase));
Wolfgang Denkb8d1f512005-09-26 00:39:59 +0200235}
236
Marek Vasut33346692020-05-23 17:10:03 +0200237static int get_phyreg(struct eepro100_priv *priv, unsigned char addr,
Marek Vasut60560d02020-05-23 13:21:43 +0200238 unsigned char reg, unsigned short *value)
Wolfgang Denkb8d1f512005-09-26 00:39:59 +0200239{
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200240 int timeout = 50;
Marek Vasut33346692020-05-23 17:10:03 +0200241 int cmd;
Wolfgang Denkb8d1f512005-09-26 00:39:59 +0200242
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200243 /* read requested data */
244 cmd = (2 << 26) | ((addr & 0x1f) << 21) | ((reg & 0x1f) << 16);
Marek Vasut33346692020-05-23 17:10:03 +0200245 OUTL(priv, cmd, SCB_CTRL_MDI);
Wolfgang Denk4dc11462005-09-26 01:06:33 +0200246
Wolfgang Denkb8d1f512005-09-26 00:39:59 +0200247 do {
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200248 udelay(1000);
Marek Vasut33346692020-05-23 17:10:03 +0200249 cmd = INL(priv, SCB_CTRL_MDI);
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200250 } while (!(cmd & (1 << 28)) && (--timeout));
251
252 if (timeout == 0)
253 return -1;
Wolfgang Denkb8d1f512005-09-26 00:39:59 +0200254
Marek Vasute4211ed2020-05-23 13:17:03 +0200255 *value = (unsigned short)(cmd & 0xffff);
Wolfgang Denk4dc11462005-09-26 01:06:33 +0200256
Wolfgang Denkb8d1f512005-09-26 00:39:59 +0200257 return 0;
258}
259
Marek Vasut33346692020-05-23 17:10:03 +0200260static int set_phyreg(struct eepro100_priv *priv, unsigned char addr,
Marek Vasut60560d02020-05-23 13:21:43 +0200261 unsigned char reg, unsigned short value)
Wolfgang Denkb8d1f512005-09-26 00:39:59 +0200262{
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200263 int timeout = 50;
Marek Vasut33346692020-05-23 17:10:03 +0200264 int cmd;
Wolfgang Denkb8d1f512005-09-26 00:39:59 +0200265
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200266 /* write requested data */
267 cmd = (1 << 26) | ((addr & 0x1f) << 21) | ((reg & 0x1f) << 16);
Marek Vasut33346692020-05-23 17:10:03 +0200268 OUTL(priv, cmd | value, SCB_CTRL_MDI);
Wolfgang Denkb8d1f512005-09-26 00:39:59 +0200269
Marek Vasut33346692020-05-23 17:10:03 +0200270 while (!(INL(priv, SCB_CTRL_MDI) & (1 << 28)) && (--timeout))
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200271 udelay(1000);
272
273 if (timeout == 0)
274 return -1;
Wolfgang Denkb8d1f512005-09-26 00:39:59 +0200275
276 return 0;
277}
Wolfgang Denkb8d1f512005-09-26 00:39:59 +0200278
Marek Vasutdc83bfe2020-05-23 12:49:16 +0200279/*
280 * Check if given phyaddr is valid, i.e. there is a PHY connected.
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200281 * Do this by checking model value field from ID2 register.
282 */
Marek Vasut33346692020-05-23 17:10:03 +0200283static int verify_phyaddr(struct eepro100_priv *priv, unsigned char addr)
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200284{
Marek Vasut33346692020-05-23 17:10:03 +0200285 unsigned short value, model;
286 int ret;
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200287
288 /* read id2 register */
Marek Vasut33346692020-05-23 17:10:03 +0200289 ret = get_phyreg(priv, addr, MII_PHYSID2, &value);
290 if (ret) {
291 printf("%s: mii read timeout!\n", priv->name);
292 return ret;
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200293 }
294
295 /* get model */
Marek Vasut33346692020-05-23 17:10:03 +0200296 model = (value >> 4) & 0x003f;
297 if (!model) {
298 printf("%s: no PHY at address %d\n", priv->name, addr);
299 return -EINVAL;
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200300 }
301
Marek Vasut33346692020-05-23 17:10:03 +0200302 return 0;
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200303}
304
Joe Hershberger1fbcbed2016-08-08 11:28:38 -0500305static int eepro100_miiphy_read(struct mii_dev *bus, int addr, int devad,
306 int reg)
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200307{
Marek Vasut4448e602020-05-23 17:55:50 +0200308 struct eepro100_priv *priv = bus->priv;
Joe Hershberger1fbcbed2016-08-08 11:28:38 -0500309 unsigned short value = 0;
Marek Vasut33346692020-05-23 17:10:03 +0200310 int ret;
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200311
Marek Vasut33346692020-05-23 17:10:03 +0200312 ret = verify_phyaddr(priv, addr);
313 if (ret)
314 return ret;
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200315
Marek Vasut33346692020-05-23 17:10:03 +0200316 ret = get_phyreg(priv, addr, reg, &value);
317 if (ret) {
Joe Hershberger1fbcbed2016-08-08 11:28:38 -0500318 printf("%s: mii read timeout!\n", bus->name);
Marek Vasut33346692020-05-23 17:10:03 +0200319 return ret;
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200320 }
321
Joe Hershberger1fbcbed2016-08-08 11:28:38 -0500322 return value;
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200323}
324
Joe Hershberger1fbcbed2016-08-08 11:28:38 -0500325static int eepro100_miiphy_write(struct mii_dev *bus, int addr, int devad,
326 int reg, u16 value)
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200327{
Marek Vasut4448e602020-05-23 17:55:50 +0200328 struct eepro100_priv *priv = bus->priv;
Marek Vasut33346692020-05-23 17:10:03 +0200329 int ret;
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200330
Marek Vasut33346692020-05-23 17:10:03 +0200331 ret = verify_phyaddr(priv, addr);
332 if (ret)
333 return ret;
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200334
Marek Vasut33346692020-05-23 17:10:03 +0200335 ret = set_phyreg(priv, addr, reg, value);
336 if (ret) {
Joe Hershberger1fbcbed2016-08-08 11:28:38 -0500337 printf("%s: mii write timeout!\n", bus->name);
Marek Vasut33346692020-05-23 17:10:03 +0200338 return ret;
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200339 }
340
341 return 0;
342}
Jon Loeligerb1d408a2007-07-09 17:30:01 -0500343#endif
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200344
Marek Vasut33346692020-05-23 17:10:03 +0200345static void init_rx_ring(struct eepro100_priv *priv)
wdenk1df49e22002-09-17 21:37:55 +0000346{
Marek Vasutd443d2d2020-05-23 17:13:26 +0200347 struct eepro100_rxfd *rx_ring = priv->rx_ring;
wdenk1df49e22002-09-17 21:37:55 +0000348 int i;
349
Marek Vasut2110c652020-05-23 15:07:30 +0200350 for (i = 0; i < NUM_RX_DESC; i++) {
351 rx_ring[i].status = 0;
352 rx_ring[i].control = (i == NUM_RX_DESC - 1) ?
353 cpu_to_le16 (RFD_CONTROL_S) : 0;
354 rx_ring[i].link =
Marek Vasut33346692020-05-23 17:10:03 +0200355 cpu_to_le32(phys_to_bus(priv->devno,
Marek Vasutc62e0242020-05-23 16:38:41 +0200356 (u32)&rx_ring[(i + 1) %
Marek Vasut2110c652020-05-23 15:07:30 +0200357 NUM_RX_DESC]));
358 rx_ring[i].rx_buf_addr = 0xffffffff;
359 rx_ring[i].count = cpu_to_le32(PKTSIZE_ALIGN << 16);
wdenk1df49e22002-09-17 21:37:55 +0000360 }
361
Marek Vasut2110c652020-05-23 15:07:30 +0200362 flush_dcache_range((unsigned long)rx_ring,
363 (unsigned long)rx_ring +
364 (sizeof(*rx_ring) * NUM_RX_DESC));
wdenk1df49e22002-09-17 21:37:55 +0000365
Marek Vasutd443d2d2020-05-23 17:13:26 +0200366 priv->rx_next = 0;
Marek Vasut2110c652020-05-23 15:07:30 +0200367}
wdenk1df49e22002-09-17 21:37:55 +0000368
Marek Vasut33346692020-05-23 17:10:03 +0200369static void purge_tx_ring(struct eepro100_priv *priv)
wdenk1df49e22002-09-17 21:37:55 +0000370{
Marek Vasutd443d2d2020-05-23 17:13:26 +0200371 struct eepro100_txfd *tx_ring = priv->tx_ring;
372
373 priv->tx_next = 0;
374 priv->tx_threshold = 0x01208000;
Marek Vasut2110c652020-05-23 15:07:30 +0200375 memset(tx_ring, 0, sizeof(*tx_ring) * NUM_TX_DESC);
wdenk1df49e22002-09-17 21:37:55 +0000376
Marek Vasut2110c652020-05-23 15:07:30 +0200377 flush_dcache_range((unsigned long)tx_ring,
378 (unsigned long)tx_ring +
379 (sizeof(*tx_ring) * NUM_TX_DESC));
380}
wdenk1df49e22002-09-17 21:37:55 +0000381
Marek Vasut2110c652020-05-23 15:07:30 +0200382/* Wait for the chip get the command. */
Marek Vasut33346692020-05-23 17:10:03 +0200383static int wait_for_eepro100(struct eepro100_priv *priv)
Marek Vasut2110c652020-05-23 15:07:30 +0200384{
385 int i;
wdenk1df49e22002-09-17 21:37:55 +0000386
Marek Vasut33346692020-05-23 17:10:03 +0200387 for (i = 0; INW(priv, SCB_CMD) & (CU_CMD_MASK | RU_CMD_MASK); i++) {
Marek Vasut2110c652020-05-23 15:07:30 +0200388 if (i >= TOUT_LOOP)
389 return 0;
wdenk1df49e22002-09-17 21:37:55 +0000390 }
391
Marek Vasut2110c652020-05-23 15:07:30 +0200392 return 1;
wdenk1df49e22002-09-17 21:37:55 +0000393}
394
Marek Vasut33346692020-05-23 17:10:03 +0200395static int eepro100_txcmd_send(struct eepro100_priv *priv,
Marek Vasutd2139bb2020-05-23 14:30:31 +0200396 struct eepro100_txfd *desc)
397{
398 u16 rstat;
399 int i = 0;
400
Marek Vasut7efcae42020-05-23 14:55:26 +0200401 flush_dcache_range((unsigned long)desc,
402 (unsigned long)desc + sizeof(*desc));
403
Marek Vasut33346692020-05-23 17:10:03 +0200404 if (!wait_for_eepro100(priv))
Marek Vasutd2139bb2020-05-23 14:30:31 +0200405 return -ETIMEDOUT;
406
Marek Vasut33346692020-05-23 17:10:03 +0200407 OUTL(priv, phys_to_bus(priv->devno, (u32)desc), SCB_POINTER);
408 OUTW(priv, SCB_M | CU_START, SCB_CMD);
Marek Vasutd2139bb2020-05-23 14:30:31 +0200409
410 while (true) {
Marek Vasut7efcae42020-05-23 14:55:26 +0200411 invalidate_dcache_range((unsigned long)desc,
412 (unsigned long)desc + sizeof(*desc));
Marek Vasutd2139bb2020-05-23 14:30:31 +0200413 rstat = le16_to_cpu(desc->status);
Tom Rini364d0022023-01-10 11:19:45 -0500414 if (rstat & CFG_SYS_STATUS_C)
Marek Vasutd2139bb2020-05-23 14:30:31 +0200415 break;
416
417 if (i++ >= TOUT_LOOP) {
Marek Vasut33346692020-05-23 17:10:03 +0200418 printf("%s: Tx error buffer not ready\n", priv->name);
Marek Vasutd2139bb2020-05-23 14:30:31 +0200419 return -EINVAL;
420 }
421 }
422
Marek Vasut7efcae42020-05-23 14:55:26 +0200423 invalidate_dcache_range((unsigned long)desc,
424 (unsigned long)desc + sizeof(*desc));
Marek Vasutd2139bb2020-05-23 14:30:31 +0200425 rstat = le16_to_cpu(desc->status);
426
Tom Rini364d0022023-01-10 11:19:45 -0500427 if (!(rstat & CFG_SYS_STATUS_OK)) {
Marek Vasutd2139bb2020-05-23 14:30:31 +0200428 printf("TX error status = 0x%08X\n", rstat);
429 return -EIO;
430 }
431
432 return 0;
433}
434
Marek Vasut2110c652020-05-23 15:07:30 +0200435/* SROM Read. */
Marek Vasut33346692020-05-23 17:10:03 +0200436static int read_eeprom(struct eepro100_priv *priv, int location, int addr_len)
Marek Vasut2110c652020-05-23 15:07:30 +0200437{
438 unsigned short retval = 0;
Marek Vasutf9cc66a2020-05-23 16:23:28 +0200439 int read_cmd = location | EE_READ_CMD(addr_len);
Marek Vasut2110c652020-05-23 15:07:30 +0200440 int i;
441
Marek Vasut33346692020-05-23 17:10:03 +0200442 OUTW(priv, EE_ENB & ~EE_CS, SCB_EEPROM);
443 OUTW(priv, EE_ENB, SCB_EEPROM);
Marek Vasut2110c652020-05-23 15:07:30 +0200444
445 /* Shift the read command bits out. */
446 for (i = 12; i >= 0; i--) {
447 short dataval = (read_cmd & (1 << i)) ? EE_DATA_WRITE : 0;
448
Marek Vasut33346692020-05-23 17:10:03 +0200449 OUTW(priv, EE_ENB | dataval, SCB_EEPROM);
Marek Vasut2110c652020-05-23 15:07:30 +0200450 udelay(1);
Marek Vasut33346692020-05-23 17:10:03 +0200451 OUTW(priv, EE_ENB | dataval | EE_SHIFT_CLK, SCB_EEPROM);
Marek Vasut2110c652020-05-23 15:07:30 +0200452 udelay(1);
453 }
Marek Vasut33346692020-05-23 17:10:03 +0200454 OUTW(priv, EE_ENB, SCB_EEPROM);
Marek Vasut2110c652020-05-23 15:07:30 +0200455
456 for (i = 15; i >= 0; i--) {
Marek Vasut33346692020-05-23 17:10:03 +0200457 OUTW(priv, EE_ENB | EE_SHIFT_CLK, SCB_EEPROM);
Marek Vasut2110c652020-05-23 15:07:30 +0200458 udelay(1);
459 retval = (retval << 1) |
Marek Vasut33346692020-05-23 17:10:03 +0200460 !!(INW(priv, SCB_EEPROM) & EE_DATA_READ);
461 OUTW(priv, EE_ENB, SCB_EEPROM);
Marek Vasut2110c652020-05-23 15:07:30 +0200462 udelay(1);
463 }
464
465 /* Terminate the EEPROM access. */
Marek Vasut33346692020-05-23 17:10:03 +0200466 OUTW(priv, EE_ENB & ~EE_CS, SCB_EEPROM);
Marek Vasut2110c652020-05-23 15:07:30 +0200467 return retval;
468}
469
Marek Vasutd68d2722020-05-23 16:20:25 +0200470#if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
Marek Vasut33346692020-05-23 17:10:03 +0200471static int eepro100_initialize_mii(struct eepro100_priv *priv)
Marek Vasutd68d2722020-05-23 16:20:25 +0200472{
473 /* register mii command access routines */
474 struct mii_dev *mdiodev;
475 int ret;
476
477 mdiodev = mdio_alloc();
478 if (!mdiodev)
479 return -ENOMEM;
480
Vladimir Olteanc786b522021-09-27 14:21:46 +0300481 strlcpy(mdiodev->name, priv->name, MDIO_NAME_LEN);
Marek Vasutd68d2722020-05-23 16:20:25 +0200482 mdiodev->read = eepro100_miiphy_read;
483 mdiodev->write = eepro100_miiphy_write;
Marek Vasut4448e602020-05-23 17:55:50 +0200484 mdiodev->priv = priv;
Marek Vasutd68d2722020-05-23 16:20:25 +0200485
486 ret = mdio_register(mdiodev);
487 if (ret < 0) {
488 mdio_free(mdiodev);
489 return ret;
490 }
491
492 return 0;
493}
494#else
Marek Vasut33346692020-05-23 17:10:03 +0200495static int eepro100_initialize_mii(struct eepro100_priv *priv)
Marek Vasutd68d2722020-05-23 16:20:25 +0200496{
497 return 0;
498}
499#endif
500
Marek Vasut2110c652020-05-23 15:07:30 +0200501static struct pci_device_id supported[] = {
Marek Vasutf7fee912020-05-23 15:11:30 +0200502 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82557) },
503 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82559) },
504 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82559ER) },
505 { }
Marek Vasut2110c652020-05-23 15:07:30 +0200506};
507
Marek Vasutaddde612020-05-23 17:20:39 +0200508static void eepro100_get_hwaddr(struct eepro100_priv *priv)
Marek Vasut2110c652020-05-23 15:07:30 +0200509{
510 u16 sum = 0;
511 int i, j;
Marek Vasut33346692020-05-23 17:10:03 +0200512 int addr_len = read_eeprom(priv, 0, 6) == 0xffff ? 8 : 6;
Marek Vasut2110c652020-05-23 15:07:30 +0200513
514 for (j = 0, i = 0; i < 0x40; i++) {
Marek Vasut33346692020-05-23 17:10:03 +0200515 u16 value = read_eeprom(priv, i, addr_len);
Marek Vasut2110c652020-05-23 15:07:30 +0200516
517 sum += value;
518 if (i < 3) {
Marek Vasut33346692020-05-23 17:10:03 +0200519 priv->enetaddr[j++] = value;
520 priv->enetaddr[j++] = value >> 8;
Marek Vasut2110c652020-05-23 15:07:30 +0200521 }
522 }
523
524 if (sum != 0xBABA) {
Marek Vasut33346692020-05-23 17:10:03 +0200525 memset(priv->enetaddr, 0, ETH_ALEN);
Marek Vasut2110c652020-05-23 15:07:30 +0200526 debug("%s: Invalid EEPROM checksum %#4.4x, check settings before activating this device!\n",
Marek Vasut33346692020-05-23 17:10:03 +0200527 priv->name, sum);
Marek Vasut2110c652020-05-23 15:07:30 +0200528 }
529}
530
Marek Vasut0ea22ba2020-05-23 17:28:20 +0200531static int eepro100_init_common(struct eepro100_priv *priv)
wdenk1df49e22002-09-17 21:37:55 +0000532{
Marek Vasutd443d2d2020-05-23 17:13:26 +0200533 struct eepro100_rxfd *rx_ring = priv->rx_ring;
534 struct eepro100_txfd *tx_ring = priv->tx_ring;
Marek Vasutd2139bb2020-05-23 14:30:31 +0200535 struct eepro100_txfd *ias_cmd, *cfg_cmd;
536 int ret, status = -1;
wdenk1df49e22002-09-17 21:37:55 +0000537 int tx_cur;
wdenk1df49e22002-09-17 21:37:55 +0000538
Marek Vasutdc83bfe2020-05-23 12:49:16 +0200539 /* Reset the ethernet controller */
Marek Vasut33346692020-05-23 17:10:03 +0200540 OUTL(priv, I82559_SELECTIVE_RESET, SCB_PORT);
Simon Glass0db4b942020-05-10 11:40:10 -0600541 udelay(20);
wdenk1df49e22002-09-17 21:37:55 +0000542
Marek Vasut33346692020-05-23 17:10:03 +0200543 OUTL(priv, I82559_RESET, SCB_PORT);
Simon Glass0db4b942020-05-10 11:40:10 -0600544 udelay(20);
wdenk1df49e22002-09-17 21:37:55 +0000545
Marek Vasut33346692020-05-23 17:10:03 +0200546 if (!wait_for_eepro100(priv)) {
Marek Vasute4211ed2020-05-23 13:17:03 +0200547 printf("Error: Can not reset ethernet controller.\n");
Marek Vasut447271b2020-05-23 13:52:50 +0200548 goto done;
wdenk1df49e22002-09-17 21:37:55 +0000549 }
Marek Vasut33346692020-05-23 17:10:03 +0200550 OUTL(priv, 0, SCB_POINTER);
551 OUTW(priv, SCB_M | RUC_ADDR_LOAD, SCB_CMD);
wdenk1df49e22002-09-17 21:37:55 +0000552
Marek Vasut33346692020-05-23 17:10:03 +0200553 if (!wait_for_eepro100(priv)) {
Marek Vasute4211ed2020-05-23 13:17:03 +0200554 printf("Error: Can not reset ethernet controller.\n");
Marek Vasut447271b2020-05-23 13:52:50 +0200555 goto done;
wdenk1df49e22002-09-17 21:37:55 +0000556 }
Marek Vasut33346692020-05-23 17:10:03 +0200557 OUTL(priv, 0, SCB_POINTER);
558 OUTW(priv, SCB_M | CU_ADDR_LOAD, SCB_CMD);
wdenk1df49e22002-09-17 21:37:55 +0000559
Marek Vasutdc83bfe2020-05-23 12:49:16 +0200560 /* Initialize Rx and Tx rings. */
Marek Vasut33346692020-05-23 17:10:03 +0200561 init_rx_ring(priv);
562 purge_tx_ring(priv);
wdenk1df49e22002-09-17 21:37:55 +0000563
Marek Vasutdc83bfe2020-05-23 12:49:16 +0200564 /* Tell the adapter where the RX ring is located. */
Marek Vasut33346692020-05-23 17:10:03 +0200565 if (!wait_for_eepro100(priv)) {
Marek Vasute4211ed2020-05-23 13:17:03 +0200566 printf("Error: Can not reset ethernet controller.\n");
Marek Vasut447271b2020-05-23 13:52:50 +0200567 goto done;
wdenk1df49e22002-09-17 21:37:55 +0000568 }
569
Marek Vasut7efcae42020-05-23 14:55:26 +0200570 /* RX ring cache was already flushed in init_rx_ring() */
Marek Vasutd443d2d2020-05-23 17:13:26 +0200571 OUTL(priv, phys_to_bus(priv->devno, (u32)&rx_ring[priv->rx_next]),
Marek Vasutc62e0242020-05-23 16:38:41 +0200572 SCB_POINTER);
Marek Vasut33346692020-05-23 17:10:03 +0200573 OUTW(priv, SCB_M | RUC_START, SCB_CMD);
wdenk1df49e22002-09-17 21:37:55 +0000574
575 /* Send the Configure frame */
Marek Vasutd443d2d2020-05-23 17:13:26 +0200576 tx_cur = priv->tx_next;
577 priv->tx_next = ((priv->tx_next + 1) % NUM_TX_DESC);
wdenk1df49e22002-09-17 21:37:55 +0000578
Marek Vasutd2139bb2020-05-23 14:30:31 +0200579 cfg_cmd = &tx_ring[tx_cur];
Tom Rini364d0022023-01-10 11:19:45 -0500580 cfg_cmd->command = cpu_to_le16(CFG_SYS_CMD_SUSPEND |
581 CFG_SYS_CMD_CONFIGURE);
wdenk1df49e22002-09-17 21:37:55 +0000582 cfg_cmd->status = 0;
Marek Vasut33346692020-05-23 17:10:03 +0200583 cfg_cmd->link = cpu_to_le32(phys_to_bus(priv->devno,
Marek Vasutd443d2d2020-05-23 17:13:26 +0200584 (u32)&tx_ring[priv->tx_next]));
wdenk1df49e22002-09-17 21:37:55 +0000585
Marek Vasutd2139bb2020-05-23 14:30:31 +0200586 memcpy(((struct descriptor *)cfg_cmd)->params, i82558_config_cmd,
Marek Vasut60560d02020-05-23 13:21:43 +0200587 sizeof(i82558_config_cmd));
wdenk1df49e22002-09-17 21:37:55 +0000588
Marek Vasut33346692020-05-23 17:10:03 +0200589 ret = eepro100_txcmd_send(priv, cfg_cmd);
Marek Vasutd2139bb2020-05-23 14:30:31 +0200590 if (ret) {
591 if (ret == -ETIMEDOUT)
Tom Rini364d0022023-01-10 11:19:45 -0500592 printf("Error---CFG_SYS_CMD_CONFIGURE: Can not reset ethernet controller.\n");
Marek Vasut447271b2020-05-23 13:52:50 +0200593 goto done;
wdenk1df49e22002-09-17 21:37:55 +0000594 }
595
Marek Vasutdc83bfe2020-05-23 12:49:16 +0200596 /* Send the Individual Address Setup frame */
Marek Vasutd443d2d2020-05-23 17:13:26 +0200597 tx_cur = priv->tx_next;
598 priv->tx_next = ((priv->tx_next + 1) % NUM_TX_DESC);
wdenk1df49e22002-09-17 21:37:55 +0000599
Marek Vasutd2139bb2020-05-23 14:30:31 +0200600 ias_cmd = &tx_ring[tx_cur];
Tom Rini364d0022023-01-10 11:19:45 -0500601 ias_cmd->command = cpu_to_le16(CFG_SYS_CMD_SUSPEND |
602 CFG_SYS_CMD_IAS);
wdenk1df49e22002-09-17 21:37:55 +0000603 ias_cmd->status = 0;
Marek Vasut33346692020-05-23 17:10:03 +0200604 ias_cmd->link = cpu_to_le32(phys_to_bus(priv->devno,
Marek Vasutd443d2d2020-05-23 17:13:26 +0200605 (u32)&tx_ring[priv->tx_next]));
wdenk1df49e22002-09-17 21:37:55 +0000606
Marek Vasut33346692020-05-23 17:10:03 +0200607 memcpy(((struct descriptor *)ias_cmd)->params, priv->enetaddr, 6);
wdenk1df49e22002-09-17 21:37:55 +0000608
Marek Vasut33346692020-05-23 17:10:03 +0200609 ret = eepro100_txcmd_send(priv, ias_cmd);
Marek Vasutd2139bb2020-05-23 14:30:31 +0200610 if (ret) {
611 if (ret == -ETIMEDOUT)
612 printf("Error: Can not reset ethernet controller.\n");
Marek Vasut447271b2020-05-23 13:52:50 +0200613 goto done;
wdenk1df49e22002-09-17 21:37:55 +0000614 }
615
Ben Warrende9fcb52008-01-09 18:15:53 -0500616 status = 0;
wdenk1df49e22002-09-17 21:37:55 +0000617
Marek Vasut447271b2020-05-23 13:52:50 +0200618done:
wdenk1df49e22002-09-17 21:37:55 +0000619 return status;
620}
621
Marek Vasut0ea22ba2020-05-23 17:28:20 +0200622static int eepro100_send_common(struct eepro100_priv *priv,
623 void *packet, int length)
wdenk1df49e22002-09-17 21:37:55 +0000624{
Marek Vasutd443d2d2020-05-23 17:13:26 +0200625 struct eepro100_txfd *tx_ring = priv->tx_ring;
Marek Vasut7efcae42020-05-23 14:55:26 +0200626 struct eepro100_txfd *desc;
Marek Vasutd2139bb2020-05-23 14:30:31 +0200627 int ret, status = -1;
wdenk1df49e22002-09-17 21:37:55 +0000628 int tx_cur;
629
630 if (length <= 0) {
Marek Vasut33346692020-05-23 17:10:03 +0200631 printf("%s: bad packet size: %d\n", priv->name, length);
Marek Vasut447271b2020-05-23 13:52:50 +0200632 goto done;
wdenk1df49e22002-09-17 21:37:55 +0000633 }
634
Marek Vasutd443d2d2020-05-23 17:13:26 +0200635 tx_cur = priv->tx_next;
636 priv->tx_next = (priv->tx_next + 1) % NUM_TX_DESC;
wdenk1df49e22002-09-17 21:37:55 +0000637
Marek Vasut7efcae42020-05-23 14:55:26 +0200638 desc = &tx_ring[tx_cur];
639 desc->command = cpu_to_le16(TXCB_CMD_TRANSMIT | TXCB_CMD_SF |
640 TXCB_CMD_S | TXCB_CMD_EL);
641 desc->status = 0;
Marek Vasutd443d2d2020-05-23 17:13:26 +0200642 desc->count = cpu_to_le32(priv->tx_threshold);
Marek Vasut33346692020-05-23 17:10:03 +0200643 desc->link = cpu_to_le32(phys_to_bus(priv->devno,
Marek Vasutd443d2d2020-05-23 17:13:26 +0200644 (u32)&tx_ring[priv->tx_next]));
Marek Vasut33346692020-05-23 17:10:03 +0200645 desc->tx_desc_addr = cpu_to_le32(phys_to_bus(priv->devno,
Marek Vasutc62e0242020-05-23 16:38:41 +0200646 (u32)&desc->tx_buf_addr0));
Marek Vasut33346692020-05-23 17:10:03 +0200647 desc->tx_buf_addr0 = cpu_to_le32(phys_to_bus(priv->devno,
Marek Vasutc62e0242020-05-23 16:38:41 +0200648 (u_long)packet));
Marek Vasut7efcae42020-05-23 14:55:26 +0200649 desc->tx_buf_size0 = cpu_to_le32(length);
wdenk1df49e22002-09-17 21:37:55 +0000650
Marek Vasut33346692020-05-23 17:10:03 +0200651 ret = eepro100_txcmd_send(priv, &tx_ring[tx_cur]);
Marek Vasutd2139bb2020-05-23 14:30:31 +0200652 if (ret) {
653 if (ret == -ETIMEDOUT)
654 printf("%s: Tx error ethernet controller not ready.\n",
Marek Vasut33346692020-05-23 17:10:03 +0200655 priv->name);
Marek Vasut447271b2020-05-23 13:52:50 +0200656 goto done;
wdenk1df49e22002-09-17 21:37:55 +0000657 }
658
659 status = length;
660
Marek Vasut447271b2020-05-23 13:52:50 +0200661done:
wdenk1df49e22002-09-17 21:37:55 +0000662 return status;
663}
664
Marek Vasut0ea22ba2020-05-23 17:28:20 +0200665static int eepro100_recv_common(struct eepro100_priv *priv, uchar **packetp)
wdenk1df49e22002-09-17 21:37:55 +0000666{
Marek Vasutd443d2d2020-05-23 17:13:26 +0200667 struct eepro100_rxfd *rx_ring = priv->rx_ring;
Marek Vasut7efcae42020-05-23 14:55:26 +0200668 struct eepro100_rxfd *desc;
Marek Vasut0ea22ba2020-05-23 17:28:20 +0200669 int length;
670 u16 status;
wdenk1df49e22002-09-17 21:37:55 +0000671
Marek Vasut0ea22ba2020-05-23 17:28:20 +0200672 priv->rx_stat = INW(priv, SCB_STATUS);
673 OUTW(priv, priv->rx_stat & SCB_STATUS_RNR, SCB_STATUS);
wdenk1df49e22002-09-17 21:37:55 +0000674
Marek Vasut0ea22ba2020-05-23 17:28:20 +0200675 desc = &rx_ring[priv->rx_next];
676 invalidate_dcache_range((unsigned long)desc,
677 (unsigned long)desc + sizeof(*desc));
678 status = le16_to_cpu(desc->status);
wdenk1df49e22002-09-17 21:37:55 +0000679
Marek Vasut0ea22ba2020-05-23 17:28:20 +0200680 if (!(status & RFD_STATUS_C))
Jerome Forissier9a8eb7f2024-10-09 11:42:08 +0200681 return -EAGAIN;
wdenk1df49e22002-09-17 21:37:55 +0000682
Marek Vasut0ea22ba2020-05-23 17:28:20 +0200683 /* Valid frame status. */
684 if (status & RFD_STATUS_OK) {
685 /* A valid frame received. */
686 length = le32_to_cpu(desc->count) & 0x3fff;
687 /* Pass the packet up to the protocol layers. */
688 *packetp = desc->data;
689 return length;
690 }
wdenk1df49e22002-09-17 21:37:55 +0000691
Marek Vasut0ea22ba2020-05-23 17:28:20 +0200692 /* There was an error. */
693 printf("RX error status = 0x%08X\n", status);
694 return -EINVAL;
695}
696
697static void eepro100_free_pkt_common(struct eepro100_priv *priv)
698{
699 struct eepro100_rxfd *rx_ring = priv->rx_ring;
700 struct eepro100_rxfd *desc;
701 int rx_prev;
wdenk1df49e22002-09-17 21:37:55 +0000702
Marek Vasut0ea22ba2020-05-23 17:28:20 +0200703 desc = &rx_ring[priv->rx_next];
wdenk1df49e22002-09-17 21:37:55 +0000704
Marek Vasut0ea22ba2020-05-23 17:28:20 +0200705 desc->control = cpu_to_le16(RFD_CONTROL_S);
706 desc->status = 0;
707 desc->count = cpu_to_le32(PKTSIZE_ALIGN << 16);
708 flush_dcache_range((unsigned long)desc,
709 (unsigned long)desc + sizeof(*desc));
wdenk1df49e22002-09-17 21:37:55 +0000710
Marek Vasut0ea22ba2020-05-23 17:28:20 +0200711 rx_prev = (priv->rx_next + NUM_RX_DESC - 1) % NUM_RX_DESC;
712 desc = &rx_ring[rx_prev];
713 desc->control = 0;
714 flush_dcache_range((unsigned long)desc,
715 (unsigned long)desc + sizeof(*desc));
wdenk1df49e22002-09-17 21:37:55 +0000716
Marek Vasut0ea22ba2020-05-23 17:28:20 +0200717 /* Update entry information. */
718 priv->rx_next = (priv->rx_next + 1) % NUM_RX_DESC;
wdenk1df49e22002-09-17 21:37:55 +0000719
Marek Vasut0ea22ba2020-05-23 17:28:20 +0200720 if (!(priv->rx_stat & SCB_STATUS_RNR))
721 return;
wdenk1df49e22002-09-17 21:37:55 +0000722
Marek Vasut0ea22ba2020-05-23 17:28:20 +0200723 printf("%s: Receiver is not ready, restart it !\n", priv->name);
724
725 /* Reinitialize Rx ring. */
726 init_rx_ring(priv);
wdenk1df49e22002-09-17 21:37:55 +0000727
Marek Vasut0ea22ba2020-05-23 17:28:20 +0200728 if (!wait_for_eepro100(priv)) {
729 printf("Error: Can not restart ethernet controller.\n");
730 return;
wdenk1df49e22002-09-17 21:37:55 +0000731 }
732
Marek Vasut0ea22ba2020-05-23 17:28:20 +0200733 /* RX ring cache was already flushed in init_rx_ring() */
734 OUTL(priv, phys_to_bus(priv->devno, (u32)&rx_ring[priv->rx_next]),
735 SCB_POINTER);
736 OUTW(priv, SCB_M | RUC_START, SCB_CMD);
wdenk1df49e22002-09-17 21:37:55 +0000737}
738
Marek Vasut0ea22ba2020-05-23 17:28:20 +0200739static void eepro100_halt_common(struct eepro100_priv *priv)
wdenk1df49e22002-09-17 21:37:55 +0000740{
Marek Vasutdc83bfe2020-05-23 12:49:16 +0200741 /* Reset the ethernet controller */
Marek Vasut33346692020-05-23 17:10:03 +0200742 OUTL(priv, I82559_SELECTIVE_RESET, SCB_PORT);
Simon Glass0db4b942020-05-10 11:40:10 -0600743 udelay(20);
wdenk1df49e22002-09-17 21:37:55 +0000744
Marek Vasut33346692020-05-23 17:10:03 +0200745 OUTL(priv, I82559_RESET, SCB_PORT);
Simon Glass0db4b942020-05-10 11:40:10 -0600746 udelay(20);
wdenk1df49e22002-09-17 21:37:55 +0000747
Marek Vasut33346692020-05-23 17:10:03 +0200748 if (!wait_for_eepro100(priv)) {
Marek Vasute4211ed2020-05-23 13:17:03 +0200749 printf("Error: Can not reset ethernet controller.\n");
Marek Vasut447271b2020-05-23 13:52:50 +0200750 goto done;
wdenk1df49e22002-09-17 21:37:55 +0000751 }
Marek Vasut33346692020-05-23 17:10:03 +0200752 OUTL(priv, 0, SCB_POINTER);
753 OUTW(priv, SCB_M | RUC_ADDR_LOAD, SCB_CMD);
wdenk1df49e22002-09-17 21:37:55 +0000754
Marek Vasut33346692020-05-23 17:10:03 +0200755 if (!wait_for_eepro100(priv)) {
Marek Vasute4211ed2020-05-23 13:17:03 +0200756 printf("Error: Can not reset ethernet controller.\n");
Marek Vasut447271b2020-05-23 13:52:50 +0200757 goto done;
wdenk1df49e22002-09-17 21:37:55 +0000758 }
Marek Vasut33346692020-05-23 17:10:03 +0200759 OUTL(priv, 0, SCB_POINTER);
760 OUTW(priv, SCB_M | CU_ADDR_LOAD, SCB_CMD);
wdenk1df49e22002-09-17 21:37:55 +0000761
Marek Vasut447271b2020-05-23 13:52:50 +0200762done:
wdenk1df49e22002-09-17 21:37:55 +0000763 return;
764}
765
Marek Vasutcbc44b82020-05-23 16:26:20 +0200766static int eepro100_start(struct udevice *dev)
767{
Simon Glassfa20e932020-12-03 16:55:20 -0700768 struct eth_pdata *plat = dev_get_plat(dev);
Marek Vasutcbc44b82020-05-23 16:26:20 +0200769 struct eepro100_priv *priv = dev_get_priv(dev);
770
771 memcpy(priv->enetaddr, plat->enetaddr, sizeof(plat->enetaddr));
772
773 return eepro100_init_common(priv);
774}
775
776static void eepro100_stop(struct udevice *dev)
777{
778 struct eepro100_priv *priv = dev_get_priv(dev);
779
780 eepro100_halt_common(priv);
781}
782
783static int eepro100_send(struct udevice *dev, void *packet, int length)
784{
785 struct eepro100_priv *priv = dev_get_priv(dev);
786 int ret;
787
788 ret = eepro100_send_common(priv, packet, length);
789
790 return ret ? 0 : -ETIMEDOUT;
791}
792
793static int eepro100_recv(struct udevice *dev, int flags, uchar **packetp)
794{
795 struct eepro100_priv *priv = dev_get_priv(dev);
796
797 return eepro100_recv_common(priv, packetp);
798}
799
800static int eepro100_free_pkt(struct udevice *dev, uchar *packet, int length)
801{
802 struct eepro100_priv *priv = dev_get_priv(dev);
803
804 eepro100_free_pkt_common(priv);
805
806 return 0;
807}
808
809static int eepro100_read_rom_hwaddr(struct udevice *dev)
810{
811 struct eepro100_priv *priv = dev_get_priv(dev);
812
813 eepro100_get_hwaddr(priv);
814
815 return 0;
816}
817
818static int eepro100_bind(struct udevice *dev)
819{
820 static int card_number;
821 char name[16];
822
823 sprintf(name, "eepro100#%u", card_number++);
824
825 return device_set_name(dev, name);
826}
827
828static int eepro100_probe(struct udevice *dev)
829{
Simon Glassfa20e932020-12-03 16:55:20 -0700830 struct eth_pdata *plat = dev_get_plat(dev);
Marek Vasutcbc44b82020-05-23 16:26:20 +0200831 struct eepro100_priv *priv = dev_get_priv(dev);
832 u16 command, status;
833 u32 iobase;
834 int ret;
835
836 dm_pci_read_config32(dev, PCI_BASE_ADDRESS_0, &iobase);
837 iobase &= ~0xf;
838
839 debug("eepro100: Intel i82559 PCI EtherExpressPro @0x%x\n", iobase);
840
841 priv->devno = dev;
842 priv->enetaddr = plat->enetaddr;
843 priv->iobase = (void __iomem *)bus_to_phys(dev, iobase);
844
845 command = PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER;
846 dm_pci_write_config16(dev, PCI_COMMAND, command);
847 dm_pci_read_config16(dev, PCI_COMMAND, &status);
848 if ((status & command) != command) {
849 printf("eepro100: Couldn't enable IO access or Bus Mastering\n");
850 return -EINVAL;
851 }
852
853 ret = eepro100_initialize_mii(priv);
854 if (ret)
855 return ret;
856
857 dm_pci_write_config8(dev, PCI_LATENCY_TIMER, 0x20);
858
859 return 0;
860}
861
862static const struct eth_ops eepro100_ops = {
863 .start = eepro100_start,
864 .send = eepro100_send,
865 .recv = eepro100_recv,
866 .stop = eepro100_stop,
867 .free_pkt = eepro100_free_pkt,
868 .read_rom_hwaddr = eepro100_read_rom_hwaddr,
869};
870
871U_BOOT_DRIVER(eth_eepro100) = {
872 .name = "eth_eepro100",
873 .id = UCLASS_ETH,
874 .bind = eepro100_bind,
875 .probe = eepro100_probe,
876 .ops = &eepro100_ops,
Simon Glass8a2b47f2020-12-03 16:55:17 -0700877 .priv_auto = sizeof(struct eepro100_priv),
Simon Glass71fa5b42020-12-03 16:55:18 -0700878 .plat_auto = sizeof(struct eth_pdata),
Marek Vasutcbc44b82020-05-23 16:26:20 +0200879};
880
881U_BOOT_PCI_DEVICE(eth_eepro100, supported);