blob: 5b78c5f7ab6a0e72f8eca240999484e2700b34da [file] [log] [blame]
Vabhav Sharma51641912019-06-06 12:35:28 +00001/* SPDX-License-Identifier: GPL-2.0+ */
2/*
Pramod Kumar755cdec2020-04-29 15:00:41 +05303 * Copyright 2019-2020 NXP
Vabhav Sharma51641912019-06-06 12:35:28 +00004 */
5
6#ifndef __LS1046AFRWY_H__
7#define __LS1046AFRWY_H__
8
9#include "ls1046a_common.h"
10
11#define CONFIG_SYS_CLK_FREQ 100000000
Vabhav Sharma51641912019-06-06 12:35:28 +000012
13#define CONFIG_LAYERSCAPE_NS_ACCESS
14
15#define CONFIG_DIMM_SLOTS_PER_CTLR 1
16#define CONFIG_CHIP_SELECTS_PER_CTRL 4
17
18#define CONFIG_SYS_UBOOT_BASE 0x40100000
19
20/* IFC */
21#define CONFIG_FSL_IFC
22/*
23 * NAND Flash Definitions
24 */
Vabhav Sharma51641912019-06-06 12:35:28 +000025
26#define CONFIG_SYS_NAND_BASE 0x7e800000
27#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
28
29#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
30#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
31 | CSPR_PORT_SIZE_8 \
32 | CSPR_MSEL_NAND \
33 | CSPR_V)
34#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
35#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
36 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
37 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
38 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
39 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
40 | CSOR_NAND_SPRZ_128 /* Spare size = 128 */ \
41 | CSOR_NAND_PB(64)) /* 64 Pages Per Block */
42
Vabhav Sharma51641912019-06-06 12:35:28 +000043#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \
44 FTIM0_NAND_TWP(0x18) | \
45 FTIM0_NAND_TWCHT(0x7) | \
46 FTIM0_NAND_TWH(0xa))
47#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
48 FTIM1_NAND_TWBE(0x39) | \
49 FTIM1_NAND_TRR(0xe) | \
50 FTIM1_NAND_TRP(0x18))
51#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \
52 FTIM2_NAND_TREH(0xa) | \
53 FTIM2_NAND_TWHRE(0x1e))
54#define CONFIG_SYS_NAND_FTIM3 0x0
55
56#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
57#define CONFIG_SYS_MAX_NAND_DEVICE 1
58#define CONFIG_MTD_NAND_VERIFY_WRITE
59
Vabhav Sharma51641912019-06-06 12:35:28 +000060/* IFC Timing Params */
61#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
62#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
63#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
64#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
65#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
66#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
67#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
68#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
69
70/* EEPROM */
Vabhav Sharma51641912019-06-06 12:35:28 +000071#define CONFIG_SYS_I2C_EEPROM_NXID
72#define CONFIG_SYS_EEPROM_BUS_NUM 0
Vabhav Sharma51641912019-06-06 12:35:28 +000073#define I2C_RETIMER_ADDR 0x18
74
75/* I2C bus multiplexer */
76#define I2C_MUX_PCA_ADDR_PRI 0x77 /* Primary Mux*/
77#define I2C_MUX_CH_DEFAULT 0x1 /* Channel 0*/
78#define I2C_MUX_CH_RTC 0x1 /* Channel 0*/
79
80/* RTC */
81#define RTC
82#define CONFIG_SYS_I2C_RTC_ADDR 0x51 /* Channel 0 I2C bus 0*/
83#define CONFIG_SYS_RTC_BUS_NUM 0
84
85/*
86 * Environment
87 */
Alison Wang759e1792019-07-22 07:17:21 +000088#define CONFIG_SYS_FSL_QSPI_BASE 0x40000000
Vabhav Sharma51641912019-06-06 12:35:28 +000089
Pramod Kumar755cdec2020-04-29 15:00:41 +053090#ifndef CONFIG_SPL_BUILD
91#undef BOOT_TARGET_DEVICES
92#define BOOT_TARGET_DEVICES(func) \
93 func(MMC, mmc, 0) \
94 func(USB, usb, 0) \
95 func(DHCP, dhcp, na)
96#endif
97
Vabhav Sharma51641912019-06-06 12:35:28 +000098/* FMan */
99#ifdef CONFIG_SYS_DPAA_FMAN
Vabhav Sharma51641912019-06-06 12:35:28 +0000100
101#define QSGMII_PORT1_PHY_ADDR 0x1c
102#define QSGMII_PORT2_PHY_ADDR 0x1d
103#define QSGMII_PORT3_PHY_ADDR 0x1e
104#define QSGMII_PORT4_PHY_ADDR 0x1f
105
106#define FDT_SEQ_MACADDR_FROM_ENV
107
108#define CONFIG_ETHPRIME "FM1@DTSEC3"
109
110#endif
111
Vabhav Sharma51641912019-06-06 12:35:28 +0000112#undef CONFIG_BOOTCOMMAND
113#define QSPI_NOR_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; " \
114 "env exists secureboot && esbc_halt;;"
115#define SD_BOOTCOMMAND "run distro_bootcmd;run sd_bootcmd; " \
116 "env exists secureboot && esbc_halt;"
117
118#include <asm/fsl_secure_boot.h>
119
120#endif /* __LS1046AFRWY_H__ */