blob: 4fc954c5384976b34625cc30bc724d1c6d7c7bab [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mingkai Hud2396512016-09-07 18:47:28 +08002/*
3 * Copyright 2016 Freescale Semiconductor
Pankit Gargb45d6ce2019-05-30 12:04:14 +00004 * Copyright 2019 NXP
Mingkai Hud2396512016-09-07 18:47:28 +08005 */
6
7#ifndef __LS1046ARDB_H__
8#define __LS1046ARDB_H__
9
10#include "ls1046a_common.h"
11
Mingkai Hud2396512016-09-07 18:47:28 +080012#define CONFIG_SYS_CLK_FREQ 100000000
Mingkai Hud2396512016-09-07 18:47:28 +080013
14#define CONFIG_LAYERSCAPE_NS_ACCESS
Mingkai Hud2396512016-09-07 18:47:28 +080015
16#define CONFIG_DIMM_SLOTS_PER_CTLR 1
17/* Physical Memory Map */
18#define CONFIG_CHIP_SELECTS_PER_CTRL 4
Mingkai Hud2396512016-09-07 18:47:28 +080019
Mingkai Hud2396512016-09-07 18:47:28 +080020#define SPD_EEPROM_ADDRESS 0x51
21#define CONFIG_SYS_SPD_BUS_NUM 0
22
Mingkai Hud2396512016-09-07 18:47:28 +080023#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
Mingkai Hud2396512016-09-07 18:47:28 +080024
Tom Rini9ff815a2021-08-24 23:11:49 -040025#if defined(CONFIG_QSPI_BOOT)
York Sun3e512d82018-06-26 14:48:29 -070026#define CONFIG_SYS_UBOOT_BASE 0x40100000
27#define CONFIG_SYS_SPL_ARGS_ADDR 0x90000000
Mingkai Hud2396512016-09-07 18:47:28 +080028#endif
29
Mingkai Hud2396512016-09-07 18:47:28 +080030#define CONFIG_SYS_NAND_BASE 0x7e800000
31#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
32
33#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
34#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
35 | CSPR_PORT_SIZE_8 \
36 | CSPR_MSEL_NAND \
37 | CSPR_V)
38#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
39#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
40 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
41 | CSOR_NAND_ECC_MODE_8 /* 8-bit ECC */ \
42 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
43 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
44 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
45 | CSOR_NAND_PB(64)) /* 64 Pages Per Block */
46
Mingkai Hud2396512016-09-07 18:47:28 +080047#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \
48 FTIM0_NAND_TWP(0x18) | \
49 FTIM0_NAND_TWCHT(0x7) | \
50 FTIM0_NAND_TWH(0xa))
51#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
52 FTIM1_NAND_TWBE(0x39) | \
53 FTIM1_NAND_TRR(0xe) | \
54 FTIM1_NAND_TRP(0x18))
55#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \
56 FTIM2_NAND_TREH(0xa) | \
57 FTIM2_NAND_TWHRE(0x1e))
58#define CONFIG_SYS_NAND_FTIM3 0x0
59
60#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
61#define CONFIG_SYS_MAX_NAND_DEVICE 1
62#define CONFIG_MTD_NAND_VERIFY_WRITE
Mingkai Hud2396512016-09-07 18:47:28 +080063
Mingkai Hud2396512016-09-07 18:47:28 +080064/*
65 * CPLD
66 */
67#define CONFIG_SYS_CPLD_BASE 0x7fb00000
68#define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
69
70#define CONFIG_SYS_CPLD_CSPR_EXT (0x0)
71#define CONFIG_SYS_CPLD_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
72 CSPR_PORT_SIZE_8 | \
73 CSPR_MSEL_GPCM | \
74 CSPR_V)
75#define CONFIG_SYS_CPLD_AMASK IFC_AMASK(64 * 1024)
76#define CONFIG_SYS_CPLD_CSOR CSOR_NOR_ADM_SHIFT(16)
77
78/* CPLD Timing parameters for IFC GPCM */
79#define CONFIG_SYS_CPLD_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
80 FTIM0_GPCM_TEADC(0x0e) | \
81 FTIM0_GPCM_TEAHC(0x0e))
82#define CONFIG_SYS_CPLD_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
83 FTIM1_GPCM_TRAD(0x3f))
84#define CONFIG_SYS_CPLD_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
85 FTIM2_GPCM_TCH(0xf) | \
86 FTIM2_GPCM_TWP(0x3E))
87#define CONFIG_SYS_CPLD_FTIM3 0x0
88
89/* IFC Timing Params */
90#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
91#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
92#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
93#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
94#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
95#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
96#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
97#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
98
99#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_CPLD_CSPR_EXT
100#define CONFIG_SYS_CSPR2 CONFIG_SYS_CPLD_CSPR
101#define CONFIG_SYS_AMASK2 CONFIG_SYS_CPLD_AMASK
102#define CONFIG_SYS_CSOR2 CONFIG_SYS_CPLD_CSOR
103#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_CPLD_FTIM0
104#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_CPLD_FTIM1
105#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_CPLD_FTIM2
106#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_CPLD_FTIM3
107
108/* EEPROM */
Mingkai Hud2396512016-09-07 18:47:28 +0800109#define CONFIG_SYS_I2C_EEPROM_NXID
110#define CONFIG_SYS_EEPROM_BUS_NUM 0
Mingkai Hud2396512016-09-07 18:47:28 +0800111#define I2C_RETIMER_ADDR 0x18
112
Hou Zhiqiang67b6d0a2016-12-09 16:09:01 +0800113/* PMIC */
Hou Zhiqiang67b6d0a2016-12-09 16:09:01 +0800114
Mingkai Hud2396512016-09-07 18:47:28 +0800115/*
116 * Environment
117 */
Pankit Gargb45d6ce2019-05-30 12:04:14 +0000118#define CONFIG_SYS_FSL_QSPI_BASE 0x40000000
Mingkai Hud2396512016-09-07 18:47:28 +0800119
York Sun624b6572017-04-25 08:39:51 -0700120#define AQR105_IRQ_MASK 0x80000000
Mingkai Hud2396512016-09-07 18:47:28 +0800121/* FMan */
Sumit Gargc064fc72017-03-30 09:53:13 +0530122#ifndef SPL_NO_FMAN
York Sun624b6572017-04-25 08:39:51 -0700123#ifdef CONFIG_SYS_DPAA_FMAN
Mingkai Hud2396512016-09-07 18:47:28 +0800124#define RGMII_PHY1_ADDR 0x1
125#define RGMII_PHY2_ADDR 0x2
126
127#define SGMII_PHY1_ADDR 0x3
128#define SGMII_PHY2_ADDR 0x4
129
130#define FM1_10GEC1_PHY_ADDR 0x0
131
Prabhakar Kushwahaa5122612017-11-23 16:51:48 +0530132#define FDT_SEQ_MACADDR_FROM_ENV
133
Mingkai Hud2396512016-09-07 18:47:28 +0800134#define CONFIG_ETHPRIME "FM1@DTSEC3"
135#endif
York Sun624b6572017-04-25 08:39:51 -0700136
Sumit Gargc064fc72017-03-30 09:53:13 +0530137#endif
Mingkai Hud2396512016-09-07 18:47:28 +0800138
Sumit Gargc064fc72017-03-30 09:53:13 +0530139#ifndef SPL_NO_MISC
Rajesh Bhagatcb6153b2018-11-05 18:02:36 +0000140#ifdef CONFIG_TFABOOT
141#define QSPI_NOR_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; " \
142 "env exists secureboot && esbc_halt;;"
143#define SD_BOOTCOMMAND "run distro_bootcmd;run sd_bootcmd; " \
144 "env exists secureboot && esbc_halt;"
Sumit Gargc064fc72017-03-30 09:53:13 +0530145#endif
Rajesh Bhagatcb6153b2018-11-05 18:02:36 +0000146#endif
Mingkai Hud2396512016-09-07 18:47:28 +0800147
Vinitha Pillai-B57223a47072e2017-03-23 13:48:18 +0530148#include <asm/fsl_secure_boot.h>
149
Mingkai Hud2396512016-09-07 18:47:28 +0800150#endif /* __LS1046ARDB_H__ */