blob: d8ce83b33fa1805388375a7c58f60592310809eb [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Wang Huanf0ce7d62014-09-05 13:52:44 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Biwen Lid15aa9f2019-12-31 15:33:44 +08004 * Copyright 2019 NXP
Wang Huanf0ce7d62014-09-05 13:52:44 +08005 */
6
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
Hongbo Zhang912b3812016-07-21 18:09:39 +080010#define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR
11
tang yuantian57296e72014-12-17 12:58:05 +080012#define CONFIG_DEEP_SLEEP
tang yuantian57296e72014-12-17 12:58:05 +080013
Wang Huanf0ce7d62014-09-05 13:52:44 +080014#define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
15#define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
16
Wang Huanf0ce7d62014-09-05 13:52:44 +080017#ifndef __ASSEMBLY__
18unsigned long get_board_sys_clk(void);
Wang Huanf0ce7d62014-09-05 13:52:44 +080019#endif
20
Alison Wang34de5e42016-02-02 15:16:23 +080021#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Alison Wang2145a372014-12-09 17:38:02 +080022#define CONFIG_SYS_CLK_FREQ 100000000
Alison Wang2145a372014-12-09 17:38:02 +080023#define CONFIG_QIXIS_I2C_ACCESS
24#else
Wang Huanf0ce7d62014-09-05 13:52:44 +080025#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
Alison Wang2145a372014-12-09 17:38:02 +080026#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +080027
Alison Wang9da51782014-12-03 15:00:47 +080028#ifdef CONFIG_SD_BOOT
Alison Wang9da51782014-12-03 15:00:47 +080029#define CONFIG_SPL_MAX_SIZE 0x1a000
30#define CONFIG_SPL_STACK 0x1001d000
31#define CONFIG_SPL_PAD_TO 0x1c000
Alison Wang9da51782014-12-03 15:00:47 +080032
tang yuantian57296e72014-12-17 12:58:05 +080033#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
34 CONFIG_SYS_MONITOR_LEN)
Alison Wang9da51782014-12-03 15:00:47 +080035#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
36#define CONFIG_SPL_BSS_START_ADDR 0x80100000
37#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Alison Wang8af4c5a2015-10-30 22:45:38 +080038#define CONFIG_SYS_MONITOR_LEN 0xc0000
Alison Wang9da51782014-12-03 15:00:47 +080039#endif
40
Alison Wangab98bb52014-12-09 17:38:14 +080041#ifdef CONFIG_NAND_BOOT
Alison Wangab98bb52014-12-09 17:38:14 +080042#define CONFIG_SPL_MAX_SIZE 0x1a000
43#define CONFIG_SPL_STACK 0x1001d000
44#define CONFIG_SPL_PAD_TO 0x1c000
Alison Wangab98bb52014-12-09 17:38:14 +080045
46#define CONFIG_SYS_NAND_U_BOOT_SIZE (400 << 10)
Alison Wangab98bb52014-12-09 17:38:14 +080047#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
48#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
49
50#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
51#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
52#define CONFIG_SPL_BSS_START_ADDR 0x80100000
53#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
54#define CONFIG_SYS_MONITOR_LEN 0x80000
55#endif
56
Wang Huanf0ce7d62014-09-05 13:52:44 +080057#define SPD_EEPROM_ADDRESS 0x51
58#define CONFIG_SYS_SPD_BUS_NUM 0
Wang Huanf0ce7d62014-09-05 13:52:44 +080059
York Sunba3c0802014-09-11 13:32:07 -070060#ifndef CONFIG_SYS_FSL_DDR4
York Sunba3c0802014-09-11 13:32:07 -070061#define CONFIG_SYS_DDR_RAW_TIMING
62#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +080063#define CONFIG_DIMM_SLOTS_PER_CTLR 1
64#define CONFIG_CHIP_SELECTS_PER_CTRL 4
65
66#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
67#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
68
Wang Huanf0ce7d62014-09-05 13:52:44 +080069#ifdef CONFIG_DDR_ECC
Wang Huanf0ce7d62014-09-05 13:52:44 +080070#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
71#endif
72
Wang Huanf0ce7d62014-09-05 13:52:44 +080073/*
74 * IFC Definitions
75 */
Alison Wang34de5e42016-02-02 15:16:23 +080076#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Wang Huanf0ce7d62014-09-05 13:52:44 +080077#define CONFIG_SYS_FLASH_BASE 0x60000000
78#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
79
80#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
81#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
82 CSPR_PORT_SIZE_16 | \
83 CSPR_MSEL_NOR | \
84 CSPR_V)
85#define CONFIG_SYS_NOR1_CSPR_EXT (0x0)
86#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
87 + 0x8000000) | \
88 CSPR_PORT_SIZE_16 | \
89 CSPR_MSEL_NOR | \
90 CSPR_V)
91#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
92
93#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
94 CSOR_NOR_TRHZ_80)
95#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
96 FTIM0_NOR_TEADC(0x5) | \
97 FTIM0_NOR_TEAHC(0x5))
98#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
99 FTIM1_NOR_TRAD_NOR(0x1a) | \
100 FTIM1_NOR_TSEQRAD_NOR(0x13))
101#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
102 FTIM2_NOR_TCH(0x4) | \
103 FTIM2_NOR_TWPH(0xe) | \
104 FTIM2_NOR_TWP(0x1c))
105#define CONFIG_SYS_NOR_FTIM3 0
106
Wang Huanf0ce7d62014-09-05 13:52:44 +0800107#define CONFIG_SYS_FLASH_QUIET_TEST
108#define CONFIG_FLASH_SHOW_PROGRESS 45
109#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
Yuan Yaoda17d1a2014-10-17 15:26:34 +0800110#define CONFIG_SYS_WRITE_SWAPPED_DATA
Wang Huanf0ce7d62014-09-05 13:52:44 +0800111
112#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
113#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
114#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
115#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
116
117#define CONFIG_SYS_FLASH_EMPTY_INFO
118#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS, \
119 CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
120
121/*
122 * NAND Flash Definitions
123 */
Wang Huanf0ce7d62014-09-05 13:52:44 +0800124
125#define CONFIG_SYS_NAND_BASE 0x7e800000
126#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
127
128#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
129
130#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
131 | CSPR_PORT_SIZE_8 \
132 | CSPR_MSEL_NAND \
133 | CSPR_V)
134#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
135#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
136 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
137 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
138 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
139 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
140 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \
141 | CSOR_NAND_PB(64)) /* 64 Pages Per Block */
142
Wang Huanf0ce7d62014-09-05 13:52:44 +0800143#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \
144 FTIM0_NAND_TWP(0x18) | \
145 FTIM0_NAND_TWCHT(0x7) | \
146 FTIM0_NAND_TWH(0xa))
147#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
148 FTIM1_NAND_TWBE(0x39) | \
149 FTIM1_NAND_TRR(0xe) | \
150 FTIM1_NAND_TRP(0x18))
151#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \
152 FTIM2_NAND_TREH(0xa) | \
153 FTIM2_NAND_TWHRE(0x1e))
154#define CONFIG_SYS_NAND_FTIM3 0x0
155
156#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
157#define CONFIG_SYS_MAX_NAND_DEVICE 1
Alison Wang2145a372014-12-09 17:38:02 +0800158#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +0800159
160/*
161 * QIXIS Definitions
162 */
163#define CONFIG_FSL_QIXIS
164
165#ifdef CONFIG_FSL_QIXIS
166#define QIXIS_BASE 0x7fb00000
167#define QIXIS_BASE_PHYS QIXIS_BASE
168#define CONFIG_SYS_I2C_FPGA_ADDR 0x66
169#define QIXIS_LBMAP_SWITCH 6
170#define QIXIS_LBMAP_MASK 0x0f
171#define QIXIS_LBMAP_SHIFT 0
172#define QIXIS_LBMAP_DFLTBANK 0x00
173#define QIXIS_LBMAP_ALTBANK 0x04
Hongbo Zhang4f6e6102016-07-21 18:09:38 +0800174#define QIXIS_PWR_CTL 0x21
175#define QIXIS_PWR_CTL_POWEROFF 0x80
Wang Huanf0ce7d62014-09-05 13:52:44 +0800176#define QIXIS_RST_CTL_RESET 0x44
177#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
178#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
179#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
Hongbo Zhangf253bbd2016-08-19 17:20:31 +0800180#define QIXIS_CTL_SYS 0x5
181#define QIXIS_CTL_SYS_EVTSW_MASK 0x0c
182#define QIXIS_CTL_SYS_EVTSW_IRQ 0x04
183#define QIXIS_RST_FORCE_3 0x45
184#define QIXIS_RST_FORCE_3_PCIESLOT1 0x80
185#define QIXIS_PWR_CTL2 0x21
186#define QIXIS_PWR_CTL2_PCTL 0x2
Wang Huanf0ce7d62014-09-05 13:52:44 +0800187
188#define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
189#define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \
190 CSPR_PORT_SIZE_8 | \
191 CSPR_MSEL_GPCM | \
192 CSPR_V)
193#define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
194#define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
195 CSOR_NOR_NOR_MODE_AVD_NOR | \
196 CSOR_NOR_TRHZ_80)
197
198/*
199 * QIXIS Timing parameters for IFC GPCM
200 */
201#define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xe) | \
202 FTIM0_GPCM_TEADC(0xe) | \
203 FTIM0_GPCM_TEAHC(0xe))
204#define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xe) | \
205 FTIM1_GPCM_TRAD(0x1f))
206#define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xe) | \
207 FTIM2_GPCM_TCH(0xe) | \
208 FTIM2_GPCM_TWP(0xf0))
209#define CONFIG_SYS_FPGA_FTIM3 0x0
210#endif
211
Alison Wangab98bb52014-12-09 17:38:14 +0800212#if defined(CONFIG_NAND_BOOT)
213#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
214#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
215#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
216#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
217#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
218#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
219#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
220#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
221#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
222#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
223#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
224#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
225#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
226#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
227#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
228#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
229#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
230#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
231#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
232#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
233#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
234#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
235#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
236#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
237#define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
238#define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
239#define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
240#define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
241#define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
242#define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
243#define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
244#define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
245#else
Wang Huanf0ce7d62014-09-05 13:52:44 +0800246#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
247#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
248#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
249#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
250#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
251#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
252#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
253#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
254#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
255#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
256#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
257#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
258#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
259#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
260#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
261#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
262#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
263#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
264#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
265#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
266#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
267#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
268#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
269#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
270#define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
271#define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
272#define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
273#define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
274#define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
275#define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
276#define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
277#define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
Alison Wangab98bb52014-12-09 17:38:14 +0800278#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +0800279
280/*
281 * Serial Port
282 */
Alison Wange2f33ae2015-01-04 15:30:58 +0800283#ifdef CONFIG_LPUART
Alison Wange2f33ae2015-01-04 15:30:58 +0800284#define CONFIG_LPUART_32B_REG
285#else
Wang Huanf0ce7d62014-09-05 13:52:44 +0800286#define CONFIG_SYS_NS16550_SERIAL
York Sun89381742016-02-08 13:04:17 -0800287#ifndef CONFIG_DM_SERIAL
Wang Huanf0ce7d62014-09-05 13:52:44 +0800288#define CONFIG_SYS_NS16550_REG_SIZE 1
York Sun89381742016-02-08 13:04:17 -0800289#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +0800290#define CONFIG_SYS_NS16550_CLK get_serial_clock()
Alison Wange2f33ae2015-01-04 15:30:58 +0800291#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +0800292
Wang Huanf0ce7d62014-09-05 13:52:44 +0800293/*
294 * I2C
295 */
Wang Huanf0ce7d62014-09-05 13:52:44 +0800296
Biwen Li4b451fd2021-02-05 19:02:03 +0800297/* GPIO */
Biwen Li4b451fd2021-02-05 19:02:03 +0800298
Jagdish Gediya013b99d2018-05-10 04:04:29 +0530299/* EEPROM */
Jagdish Gediya013b99d2018-05-10 04:04:29 +0530300#define CONFIG_SYS_I2C_EEPROM_NXID
301#define CONFIG_SYS_EEPROM_BUS_NUM 0
Jagdish Gediya013b99d2018-05-10 04:04:29 +0530302
Wang Huanf0ce7d62014-09-05 13:52:44 +0800303/*
304 * I2C bus multiplexer
305 */
306#define I2C_MUX_PCA_ADDR_PRI 0x77
307#define I2C_MUX_CH_DEFAULT 0x8
Xiubo Li27e2fe62014-12-16 14:50:33 +0800308#define I2C_MUX_CH_CH7301 0xC
Wang Huanf0ce7d62014-09-05 13:52:44 +0800309
310/*
311 * MMC
312 */
Wang Huanf0ce7d62014-09-05 13:52:44 +0800313
314/*
Xiubo Li27e2fe62014-12-16 14:50:33 +0800315 * Video
316 */
Sanchayan Maitye15479b2017-04-11 11:12:09 +0530317#ifdef CONFIG_VIDEO_FSL_DCU_FB
Xiubo Li27e2fe62014-12-16 14:50:33 +0800318#define CONFIG_VIDEO_LOGO
319#define CONFIG_VIDEO_BMP_LOGO
320
321#define CONFIG_FSL_DIU_CH7301
322#define CONFIG_SYS_I2C_DVI_BUS_NUM 0
323#define CONFIG_SYS_I2C_QIXIS_ADDR 0x66
324#define CONFIG_SYS_I2C_DVI_ADDR 0x75
325#endif
326
327/*
Wang Huanf0ce7d62014-09-05 13:52:44 +0800328 * eTSEC
329 */
Wang Huanf0ce7d62014-09-05 13:52:44 +0800330
331#ifdef CONFIG_TSEC_ENET
Wang Huanf0ce7d62014-09-05 13:52:44 +0800332#define CONFIG_MII_DEFAULT_TSEC 3
333#define CONFIG_TSEC1 1
334#define CONFIG_TSEC1_NAME "eTSEC1"
335#define CONFIG_TSEC2 1
336#define CONFIG_TSEC2_NAME "eTSEC2"
337#define CONFIG_TSEC3 1
338#define CONFIG_TSEC3_NAME "eTSEC3"
339
340#define TSEC1_PHY_ADDR 1
341#define TSEC2_PHY_ADDR 2
342#define TSEC3_PHY_ADDR 3
343
344#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
345#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
346#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
347
348#define TSEC1_PHYIDX 0
349#define TSEC2_PHYIDX 0
350#define TSEC3_PHYIDX 0
351
352#define CONFIG_ETHPRIME "eTSEC1"
353
Wang Huanf0ce7d62014-09-05 13:52:44 +0800354#define CONFIG_HAS_ETH0
355#define CONFIG_HAS_ETH1
356#define CONFIG_HAS_ETH2
357
358#define CONFIG_FSL_SGMII_RISER 1
359#define SGMII_RISER_PHY_OFFSET 0x1b
360
361#ifdef CONFIG_FSL_SGMII_RISER
362#define CONFIG_SYS_TBIPA_VALUE 8
363#endif
364
365#endif
Minghuan Liana4d6b612014-10-31 13:43:44 +0800366
367/* PCIe */
Robert P. J. Daya8099812016-05-03 19:52:49 -0400368#define CONFIG_PCIE1 /* PCIE controller 1 */
369#define CONFIG_PCIE2 /* PCIE controller 2 */
Minghuan Liana4d6b612014-10-31 13:43:44 +0800370
Minghuan Lian0c1593a2015-01-21 17:29:19 +0800371#ifdef CONFIG_PCI
Minghuan Lian0c1593a2015-01-21 17:29:19 +0800372#define CONFIG_PCI_SCAN_SHOW
Minghuan Lian0c1593a2015-01-21 17:29:19 +0800373#endif
374
Xiubo Li563e3ce2014-11-21 17:40:57 +0800375#define CONFIG_PEN_ADDR_BIG_ENDIAN
Mingkai Hu5b0df8a2015-10-26 19:47:41 +0800376#define CONFIG_LAYERSCAPE_NS_ACCESS
Xiubo Li563e3ce2014-11-21 17:40:57 +0800377#define CONFIG_SMP_PEN_ADDR 0x01ee0200
Andre Przywara70c78932017-02-16 01:20:19 +0000378#define COUNTER_FREQUENCY 12500000
Xiubo Li563e3ce2014-11-21 17:40:57 +0800379
Wang Huanf0ce7d62014-09-05 13:52:44 +0800380#define CONFIG_HWCONFIG
Zhuoyu Zhangfe4f2882015-08-17 18:55:12 +0800381#define HWCONFIG_BUFFER_SIZE 256
382
383#define CONFIG_FSL_DEVICE_DISABLE
Wang Huanf0ce7d62014-09-05 13:52:44 +0800384
Alison Wange2f33ae2015-01-04 15:30:58 +0800385#ifdef CONFIG_LPUART
386#define CONFIG_EXTRA_ENV_SETTINGS \
387 "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
Alison Wangf6370242015-11-05 11:16:26 +0800388 "initrd_high=0xffffffff\0" \
Alison Wange2f33ae2015-01-04 15:30:58 +0800389 "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
390#else
Wang Huanf0ce7d62014-09-05 13:52:44 +0800391#define CONFIG_EXTRA_ENV_SETTINGS \
392 "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
Alison Wangf6370242015-11-05 11:16:26 +0800393 "initrd_high=0xffffffff\0" \
Wang Huanf0ce7d62014-09-05 13:52:44 +0800394 "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
Alison Wange2f33ae2015-01-04 15:30:58 +0800395#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +0800396
397/*
398 * Miscellaneous configurable options
399 */
Alison Wang71477062020-02-03 15:25:19 +0800400#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Wang Huanf0ce7d62014-09-05 13:52:44 +0800401
Xiubo Li03d40aa2014-11-21 17:40:59 +0800402#define CONFIG_LS102XA_STREAM_ID
403
Wang Huanf0ce7d62014-09-05 13:52:44 +0800404#define CONFIG_SYS_INIT_SP_OFFSET \
405 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
406#define CONFIG_SYS_INIT_SP_ADDR \
407 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
408
Alison Wang9da51782014-12-03 15:00:47 +0800409#ifdef CONFIG_SPL_BUILD
410#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
411#else
Wang Huanf0ce7d62014-09-05 13:52:44 +0800412#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Alison Wang9da51782014-12-03 15:00:47 +0800413#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +0800414
415/*
416 * Environment
417 */
Wang Huanf0ce7d62014-09-05 13:52:44 +0800418
Aneesh Bansal962021a2016-01-22 16:37:22 +0530419#include <asm/fsl_secure_boot.h>
Alison Wang13b0bb82016-01-15 15:29:32 +0800420#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Ruchika Gupta901ae762014-10-15 11:39:06 +0530421
Wang Huanf0ce7d62014-09-05 13:52:44 +0800422#endif