blob: 53ba64909e1f3f57a1da736ec762a6e0b23d87c6 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Stefan Roese9b1e2312014-10-22 12:13:19 +02002/*
3 * Copyright (C) 2014 Stefan Roese <sr@denx.de>
Stefan Roese9b1e2312014-10-22 12:13:19 +02004 */
5
6#ifndef _CONFIG_DB_MV7846MP_GP_H
7#define _CONFIG_DB_MV7846MP_GP_H
8
Tom Rini51556652021-08-21 13:50:14 -04009#include <linux/sizes.h>
10
Stefan Roese9b1e2312014-10-22 12:13:19 +020011/*
12 * High Level Configuration Options (easy to change)
13 */
Stefan Roese9b1e2312014-10-22 12:13:19 +020014
Stefan Roese3dbf35c2015-08-06 14:27:36 +020015/*
16 * TEXT_BASE needs to be below 16MiB, since this area is scrubbed
17 * for DDR ECC byte filling in the SPL before loading the main
18 * U-Boot into it.
19 */
Stefan Roese9b1e2312014-10-22 12:13:19 +020020
Stefan Roese9b1e2312014-10-22 12:13:19 +020021/* I2C */
Paul Kocialkowski2fae3e72015-04-10 23:09:51 +020022#define CONFIG_I2C_MVTWSI_BASE0 MVEBU_TWSI_BASE
Stefan Roese9b1e2312014-10-22 12:13:19 +020023
24/* SPI NOR flash default params, used by sf commands */
Stefan Roese9b1e2312014-10-22 12:13:19 +020025
26/* Environment in SPI NOR flash */
Stefan Roese9b1e2312014-10-22 12:13:19 +020027
Stefan Roese9b1e2312014-10-22 12:13:19 +020028#define PHY_ANEG_TIMEOUT 8000 /* PHY needs a longer aneg time */
Stefan Roese9b1e2312014-10-22 12:13:19 +020029
Stefan Roese9b1e2312014-10-22 12:13:19 +020030/*
31 * mv-common.h should be defined after CMD configs since it used them
32 * to enable certain macros
33 */
34#include "mv-common.h"
35
Stefan Roese1a16a0c2015-01-19 11:33:47 +010036/*
37 * Memory layout while starting into the bin_hdr via the
38 * BootROM:
39 *
40 * 0x4000.4000 - 0x4003.4000 headers space (192KiB)
41 * 0x4000.4030 bin_hdr start address
42 * 0x4003.4000 - 0x4004.7c00 BootROM memory allocations (15KiB)
43 * 0x4007.fffc BootROM stack top
44 *
45 * The address space between 0x4007.fffc and 0x400f.fff is not locked in
46 * L2 cache thus cannot be used.
47 */
48
49/* SPL */
50/* Defines for SPL */
Stefan Roese1a16a0c2015-01-19 11:33:47 +010051#define CONFIG_SPL_MAX_SIZE ((128 << 10) - 0x4030)
52
53#define CONFIG_SPL_BSS_START_ADDR (0x40000000 + (128 << 10))
54#define CONFIG_SPL_BSS_MAX_SIZE (16 << 10)
55
Stefan Roese83097cf2015-11-25 07:37:00 +010056#ifdef CONFIG_SPL_BUILD
57#define CONFIG_SYS_MALLOC_SIMPLE
58#endif
Stefan Roese1a16a0c2015-01-19 11:33:47 +010059
60#define CONFIG_SPL_STACK (0x40000000 + ((192 - 16) << 10))
61#define CONFIG_SPL_BOOTROM_SAVE (CONFIG_SPL_STACK + 4)
62
Stefan Roese1a16a0c2015-01-19 11:33:47 +010063/* SPL related SPI defines */
Stefan Roese1a16a0c2015-01-19 11:33:47 +010064
65/* Enable DDR support in SPL (DDR3 training from Marvell bin_hdr) */
Tom Rini51556652021-08-21 13:50:14 -040066#define CONFIG_SYS_SDRAM_SIZE SZ_1G
Stefan Roeseff7ad172015-12-10 15:02:38 +010067#define CONFIG_BOARD_ECC_SUPPORT /* this board supports ECC */
Stefan Roese1a16a0c2015-01-19 11:33:47 +010068
Stefan Roese9b1e2312014-10-22 12:13:19 +020069#endif /* _CONFIG_DB_MV7846MP_GP_H */