blob: e2ddc4893e770b253a81ab3f298c4c2a7de57877 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
TsiChungLiew6f8a0a32008-01-14 17:23:08 -06002/*
3 * Configuation settings for the Freescale MCF5373 FireEngine board.
4 *
Alison Wange573de22012-03-25 19:18:14 +00005 * Copyright (C) 2004-2007, 2012 Freescale Semiconductor, Inc.
TsiChungLiew6f8a0a32008-01-14 17:23:08 -06006 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
TsiChungLiew6f8a0a32008-01-14 17:23:08 -06007 */
8
9/*
10 * board/config.h - configuration options, board specific
11 */
12
13#ifndef _M5373EVB_H
14#define _M5373EVB_H
15
Simon Glassfb64e362020-05-10 11:40:09 -060016#include <linux/stringify.h>
17
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060018/*
19 * High Level Configuration Options
20 * (easy to change)
21 */
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060022
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020023#define CONFIG_SYS_UART_PORT (0)
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060024
25#undef CONFIG_WATCHDOG
26#define CONFIG_WATCHDOG_TIMEOUT 3360 /* timeout in ms, max is 3.36 sec */
27
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020028#define CONFIG_SYS_UNIFY_CACHE
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060029
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060030#ifdef CONFIG_MCFFEC
TsiChung Liewb3162452008-03-30 01:22:13 -050031# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020032# define CONFIG_SYS_DISCOVER_PHY
33# define CONFIG_SYS_RX_ETH_BUFFER 8
34# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020035/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
36# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060037# define FECDUPLEX FULL
38# define FECSPEED _100BASET
39# else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020040# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
41# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060042# endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020043# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060044#endif
45
46#define CONFIG_MCFRTC
47#undef RTC_DEBUG
48
49/* Timer */
50#define CONFIG_MCFTMR
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060051
52/* I2C */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020053#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060054
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060055#define CONFIG_UDP_CHECKSUM
56
57#ifdef CONFIG_MCFFEC
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060058# define CONFIG_IPADDR 192.162.1.2
59# define CONFIG_NETMASK 255.255.255.0
60# define CONFIG_SERVERIP 192.162.1.1
61# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060062#endif /* FEC_ENET */
63
Mario Six790d8442018-03-28 14:38:20 +020064#define CONFIG_HOSTNAME "M5373EVB"
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060065#define CONFIG_EXTRA_ENV_SETTINGS \
66 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020067 "loadaddr=" __stringify(CONFIG_SYS_LOAD_ADDR) "\0" \
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060068 "u-boot=u-boot.bin\0" \
69 "load=tftp ${loadaddr) ${u-boot}\0" \
70 "upd=run load; run prog\0" \
Jason Jinded4eb42011-08-19 10:10:40 +080071 "prog=prot off 0 3ffff;" \
72 "era 0 3ffff;" \
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060073 "cp.b ${loadaddr} 0 ${filesize};" \
74 "save\0" \
75 ""
76
77#define CONFIG_PRAM 512 /* 512 KB */
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060078
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020079#define CONFIG_SYS_CLK 80000000
80#define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 3
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060081
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020082#define CONFIG_SYS_MBAR 0xFC000000
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060083
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020084#define CONFIG_SYS_LATCH_ADDR (CONFIG_SYS_CS1_BASE + 0x80000)
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060085
86/*
87 * Low Level Configuration Settings
88 * (address mappings, register initial values, etc.)
89 * You should know what you are doing if you make changes here.
90 */
91/*-----------------------------------------------------------------------
92 * Definitions for initial stack pointer and data area (in DPRAM)
93 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020094#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +020095#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020096#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk0191e472010-10-26 14:34:52 +020097#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020098#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060099
100/*-----------------------------------------------------------------------
101 * Start addresses for the final memory configuration
102 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200103 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600104 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105#define CONFIG_SYS_SDRAM_BASE 0x40000000
106#define CONFIG_SYS_SDRAM_SIZE 32 /* SDRAM size in MB */
107#define CONFIG_SYS_SDRAM_CFG1 0x53722730
108#define CONFIG_SYS_SDRAM_CFG2 0x56670000
109#define CONFIG_SYS_SDRAM_CTRL 0xE1092000
110#define CONFIG_SYS_SDRAM_EMOD 0x40010000
111#define CONFIG_SYS_SDRAM_MODE 0x018D0000
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600112
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
114#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600115
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200116#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600117
118/*
119 * For booting Linux, the board info and command line data
120 * have to be in the first 8 MB of memory, since this is
121 * the maximum mapped by the Linux kernel during initialization ??
122 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200123#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liew25a00632009-01-27 12:57:47 +0000124#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600125
126/*-----------------------------------------------------------------------
127 * FLASH organization
128 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200129#ifdef CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200130# define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
131# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
132# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
133# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600134#endif
135
Alison Wange573de22012-03-25 19:18:14 +0000136#ifdef CONFIG_NANDFLASH_SIZE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200137# define CONFIG_SYS_MAX_NAND_DEVICE 1
138# define CONFIG_SYS_NAND_BASE CONFIG_SYS_CS2_BASE
139# define CONFIG_SYS_NAND_SIZE 1
140# define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600141# define NAND_ALLOW_ERASE_ALL 1
142# define CONFIG_JFFS2_NAND 1
143# define CONFIG_JFFS2_DEV "nand0"
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200144# define CONFIG_JFFS2_PART_SIZE (CONFIG_SYS_CS2_MASK & ~1)
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600145# define CONFIG_JFFS2_PART_OFFSET 0x00000000
146#endif
147
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200148#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600149
150/* Configuration for environment
151 * Environment is embedded in u-boot in the second sector of the flash
152 */
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600153
angelo@sysam.it6312a952015-03-29 22:54:16 +0200154#define LDS_BOARD_TEXT \
Simon Glass547cb402017-08-03 12:21:49 -0600155 . = DEFINED(env_offset) ? env_offset : .; \
156 env/embedded.o(.text*);
angelo@sysam.it6312a952015-03-29 22:54:16 +0200157
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600158/*-----------------------------------------------------------------------
159 * Cache Configuration
160 */
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600161
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600162#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200163 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600164#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200165 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600166#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINVA)
167#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
168 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
169 CF_ACR_EN | CF_ACR_SM_ALL)
170#define CONFIG_SYS_CACHE_ICACR (CF_CACR_EC | CF_CACR_CINVA | \
171 CF_CACR_DCM_P)
172
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600173/*-----------------------------------------------------------------------
174 * Chipselect bank definitions
175 */
176/*
177 * CS0 - NOR Flash 1, 2, 4, or 8MB
178 * CS1 - CompactFlash and registers
179 * CS2 - NAND Flash 16, 32, or 64MB
180 * CS3 - Available
181 * CS4 - Available
182 * CS5 - Available
183 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200184#define CONFIG_SYS_CS0_BASE 0
185#define CONFIG_SYS_CS0_MASK 0x007f0001
186#define CONFIG_SYS_CS0_CTRL 0x00001fa0
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600187
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200188#define CONFIG_SYS_CS1_BASE 0x10000000
189#define CONFIG_SYS_CS1_MASK 0x001f0001
190#define CONFIG_SYS_CS1_CTRL 0x002A3780
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600191
Alison Wange573de22012-03-25 19:18:14 +0000192#ifdef CONFIG_NANDFLASH_SIZE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200193#define CONFIG_SYS_CS2_BASE 0x20000000
Alison Wange573de22012-03-25 19:18:14 +0000194#define CONFIG_SYS_CS2_MASK ((CONFIG_NANDFLASH_SIZE << 20) | 1)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200195#define CONFIG_SYS_CS2_CTRL 0x00001f60
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600196#endif
197
198#endif /* _M5373EVB_H */