blob: b2595a8ec1a8c29f6521c6119f361948c50d7462 [file] [log] [blame]
Stefan Roese99644742005-11-29 18:18:21 +01001/*
2 * (C) Copyright 2005
3 * John Otken, jotken@softadvances.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#include <common.h>
25#include <command.h>
Stefan Roese247e9d72010-09-09 19:18:00 +020026#include <asm/ppc4xx.h>
Stefan Roese99644742005-11-29 18:18:21 +010027#include <asm/processor.h>
Dave Mitchell3c3734172008-11-20 14:00:49 -060028#include <asm/ppc4xx-isram.h>
Stefan Roese99644742005-11-29 18:18:21 +010029#include <spd_sdram.h>
30#include "epld.h"
31
Wolfgang Denk6405a152006-03-31 18:32:53 +020032DECLARE_GLOBAL_DATA_PTR;
Stefan Roese99644742005-11-29 18:18:21 +010033
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020034extern flash_info_t flash_info[CONFIG_SYS_MAX_FLASH_BANKS]; /* info for FLASH chips */
Stefan Roese99644742005-11-29 18:18:21 +010035
36
37/*************************************************************************
38 * int board_early_init_f()
39 *
40 ************************************************************************/
41int board_early_init_f(void)
42{
Stefan Roesef1990632007-12-06 05:58:43 +010043 u32 mfr;
44
Stefan Roese918010a2009-09-09 16:25:29 +020045 mtebc( PB0AP, 0x03800000 ); /* set chip selects */
46 mtebc( PB0CR, 0xffc58000 ); /* ebc0_b0cr, 4MB at 0xffc00000 CS0 */
47 mtebc( PB1AP, 0x03800000 );
48 mtebc( PB1CR, 0xff018000 ); /* ebc0_b1cr, 1MB at 0xff000000 CS1 */
49 mtebc( PB2AP, 0x03800000 );
50 mtebc( PB2CR, 0xff838000 ); /* ebc0_b2cr, 2MB at 0xff800000 CS2 */
Stefan Roese99644742005-11-29 18:18:21 +010051
Stefan Roese707fd362009-09-24 09:55:50 +020052 mtdcr( UIC1SR, 0xffffffff ); /* Clear all interrupts */
53 mtdcr( UIC1ER, 0x00000000 ); /* disable all interrupts */
54 mtdcr( UIC1CR, 0x00000000 ); /* Set Critical / Non Critical interrupts */
55 mtdcr( UIC1PR, 0x7fff83ff ); /* Set Interrupt Polarities */
56 mtdcr( UIC1TR, 0x001f8000 ); /* Set Interrupt Trigger Levels */
57 mtdcr( UIC1VR, 0x00000001 ); /* Set Vect base=0,INT31 Highest priority */
58 mtdcr( UIC1SR, 0x00000000 ); /* clear all interrupts */
59 mtdcr( UIC1SR, 0xffffffff );
Stefan Roese99644742005-11-29 18:18:21 +010060
Stefan Roese707fd362009-09-24 09:55:50 +020061 mtdcr( UIC0SR, 0xffffffff ); /* Clear all interrupts */
62 mtdcr( UIC0ER, 0x00000000 ); /* disable all interrupts excepted cascade */
63 mtdcr( UIC0CR, 0x00000001 ); /* Set Critical / Non Critical interrupts */
64 mtdcr( UIC0PR, 0xffffffff ); /* Set Interrupt Polarities */
65 mtdcr( UIC0TR, 0x01000004 ); /* Set Interrupt Trigger Levels */
66 mtdcr( UIC0VR, 0x00000001 ); /* Set Vect base=0,INT31 Highest priority */
67 mtdcr( UIC0SR, 0x00000000 ); /* clear all interrupts */
68 mtdcr( UIC0SR, 0xffffffff );
Stefan Roese99644742005-11-29 18:18:21 +010069
Stefan Roese918010a2009-09-09 16:25:29 +020070 mfsdr(SDR0_MFR, mfr);
Stefan Roesef1990632007-12-06 05:58:43 +010071 mfr |= SDR0_MFR_FIXD; /* Workaround for PCI/DMA */
Stefan Roese918010a2009-09-09 16:25:29 +020072 mtsdr(SDR0_MFR, mfr);
Stefan Roesef1990632007-12-06 05:58:43 +010073
Stefan Roese99644742005-11-29 18:18:21 +010074 return 0;
75}
76
77
78/*************************************************************************
79 * int misc_init_r()
80 *
81 ************************************************************************/
82int misc_init_r(void)
83{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020084 volatile epld_t *x = (epld_t *) CONFIG_SYS_EPLD_BASE;
Grzegorz Bernacki2462bbd2007-10-01 09:51:50 +020085
86 /* set modes of operation */
87 x->ethuart |= EPLD2_ETH_MODE_10 | EPLD2_ETH_MODE_100 |
88 EPLD2_ETH_MODE_1000 | EPLD2_ETH_DUPLEX_MODE;
89 /* clear ETHERNET_AUTO_NEGO bit to turn on autonegotiation */
90 x->ethuart &= ~EPLD2_ETH_AUTO_NEGO;
Stefan Roese43867c82007-10-02 11:44:46 +020091
Grzegorz Bernacki2462bbd2007-10-01 09:51:50 +020092 /* put Ethernet+PHY in reset */
93 x->ethuart &= ~EPLD2_RESET_ETH_N;
94 udelay(10000);
95 /* take Ethernet+PHY out of reset */
96 x->ethuart |= EPLD2_RESET_ETH_N;
Stefan Roese99644742005-11-29 18:18:21 +010097
98 return 0;
99}
100
101
102/*************************************************************************
103 * int checkboard()
104 *
105 ************************************************************************/
106int checkboard(void)
107{
108 char *s = getenv("serial#");
109
110 printf("Board: Luan - AMCC PPC440SP Evaluation Board");
111
112 if (s != NULL) {
113 puts(", serial# ");
114 puts(s);
115 }
116 putc('\n');
117
118 return 0;
119}
120
Stefan Roeseac4d06e2007-07-16 10:01:38 +0200121/*
Stefan Roese88fbf932010-04-15 16:07:28 +0200122 * Override the default functions in arch/powerpc/cpu/ppc4xx/44x_spd_ddr2.c with
Stefan Roeseac4d06e2007-07-16 10:01:38 +0200123 * board specific values.
124 */
125u32 ddr_clktr(u32 default_val) {
126 return (SDRAM_CLKTR_CLKP_180_DEG_ADV);
127}
Stefan Roese99644742005-11-29 18:18:21 +0100128
129/*************************************************************************
Stefan Roese99644742005-11-29 18:18:21 +0100130 * hw_watchdog_reset
131 *
132 * This routine is called to reset (keep alive) the watchdog timer
133 *
134 ************************************************************************/
135#if defined(CONFIG_HW_WATCHDOG)
136void hw_watchdog_reset(void)
137{
138}
139#endif
140
141
142/*************************************************************************
143 * int on_off()
144 *
145 ************************************************************************/
146static int on_off( const char *s )
147{
148 if (strcmp(s, "on") == 0) {
149 return 1;
150 } else if (strcmp(s, "off") == 0) {
151 return 0;
152 }
153 return -1;
154}
155
156
157/*************************************************************************
158 * void l2cache_disable()
159 *
160 ************************************************************************/
161static void l2cache_disable(void)
162{
Dave Mitchell3c3734172008-11-20 14:00:49 -0600163 mtdcr( L2_CACHE_CFG, 0 );
Stefan Roese99644742005-11-29 18:18:21 +0100164}
165
166
167/*************************************************************************
168 * void l2cache_enable()
169 *
170 ************************************************************************/
171static void l2cache_enable(void) /* see p258 7.4.1 Enabling L2 Cache */
172{
Dave Mitchell3c3734172008-11-20 14:00:49 -0600173 mtdcr( L2_CACHE_CFG, 0x80000000 ); /* enable L2_MODE L2_CFG[L2M] */
Stefan Roese99644742005-11-29 18:18:21 +0100174
Dave Mitchell3c3734172008-11-20 14:00:49 -0600175 mtdcr( L2_CACHE_ADDR, 0 ); /* set L2_ADDR with all zeros */
Stefan Roese99644742005-11-29 18:18:21 +0100176
Dave Mitchell3c3734172008-11-20 14:00:49 -0600177 mtdcr( L2_CACHE_CMD, 0x80000000 ); /* issue HCLEAR command via L2_CMD */
Stefan Roese99644742005-11-29 18:18:21 +0100178
Dave Mitchell3c3734172008-11-20 14:00:49 -0600179 while (!(mfdcr( L2_CACHE_STAT ) & 0x80000000 )) ;; /* poll L2_SR for completion */
Stefan Roese99644742005-11-29 18:18:21 +0100180
Dave Mitchell3c3734172008-11-20 14:00:49 -0600181 mtdcr( L2_CACHE_CMD, 0x10000000 ); /* clear cache errors L2_CMD[CCP] */
Stefan Roese99644742005-11-29 18:18:21 +0100182
Dave Mitchell3c3734172008-11-20 14:00:49 -0600183 mtdcr( L2_CACHE_CMD, 0x08000000 ); /* clear tag errors L2_CMD[CTE] */
Stefan Roese99644742005-11-29 18:18:21 +0100184
Dave Mitchell3c3734172008-11-20 14:00:49 -0600185 mtdcr( L2_CACHE_SNP0, 0 ); /* snoop registers */
186 mtdcr( L2_CACHE_SNP1, 0 );
Stefan Roese99644742005-11-29 18:18:21 +0100187
188 __asm__ volatile ("sync"); /* msync */
189
Dave Mitchell3c3734172008-11-20 14:00:49 -0600190 mtdcr( L2_CACHE_CFG, 0xe0000000 ); /* inst and data use L2 */
Stefan Roese99644742005-11-29 18:18:21 +0100191
192 __asm__ volatile ("sync");
193}
194
195
196/*************************************************************************
197 * int l2cache_status()
198 *
199 ************************************************************************/
200static int l2cache_status(void)
201{
Dave Mitchell3c3734172008-11-20 14:00:49 -0600202 return (mfdcr( L2_CACHE_CFG ) & 0x60000000) != 0;
Stefan Roese99644742005-11-29 18:18:21 +0100203}
204
205
206/*************************************************************************
207 * int do_l2cache()
208 *
209 ************************************************************************/
Wolfgang Denk6262d0212010-06-28 22:00:46 +0200210int do_l2cache( cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[] )
Stefan Roese99644742005-11-29 18:18:21 +0100211{
212 switch (argc) {
213 case 2: /* on / off */
214 switch (on_off(argv[1])) {
215 case 0: l2cache_disable();
216 break;
217 case 1: l2cache_enable();
218 break;
219 }
220 /* FALL TROUGH */
221 case 1: /* get status */
222 printf ("L2 Cache is %s\n",
223 l2cache_status() ? "ON" : "OFF");
224 return 0;
225 default:
Wolfgang Denk3b683112010-07-17 01:06:04 +0200226 return cmd_usage(cmdtp);
Stefan Roese99644742005-11-29 18:18:21 +0100227 }
228
229 return 0;
230}
231
232
233U_BOOT_CMD(
234 l2cache, 2, 1, do_l2cache,
Peter Tyserdfb72b82009-01-27 18:03:12 -0600235 "enable or disable L2 cache",
Stefan Roese99644742005-11-29 18:18:21 +0100236 "[on, off]\n"
Wolfgang Denkc54781c2009-05-24 17:06:54 +0200237 " - enable or disable L2 cache"
238);