blob: 39bf612291f46e42676b28d59d7020c19a74802f [file] [log] [blame]
Stefan Roesebf5ed2e2015-11-18 11:06:09 +01001/*
2 * Copyright (C) 2015 Stefan Roese <sr@denx.de>
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6#ifndef __CONFIG_SOCFPGA_SR1500_H__
7#define __CONFIG_SOCFPGA_SR1500_H__
8
9#include <asm/arch/base_addr_ac5.h>
10
Stefan Roesebf5ed2e2015-11-18 11:06:09 +010011#define CONFIG_HW_WATCHDOG
12
Stefan Roesebf5ed2e2015-11-18 11:06:09 +010013/* Memory configurations */
14#define PHYS_SDRAM_1_SIZE 0x40000000 /* 1GiB on SR1500 */
15
16/* Booting Linux */
Stefan Roesebf5ed2e2015-11-18 11:06:09 +010017#define CONFIG_LOADADDR 0x01000000
18#define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
Stefan Roesebf5ed2e2015-11-18 11:06:09 +010019
20/* Ethernet on SoC (EMAC) */
21#define CONFIG_PHY_INTERFACE_MODE PHY_INTERFACE_MODE_RGMII
22/* The PHY is autodetected, so no MII PHY address is needed here */
23#define CONFIG_PHY_MARVELL
24#define PHY_ANEG_TIMEOUT 8000
25
Stefan Roesebf5ed2e2015-11-18 11:06:09 +010026/* Environment */
Stefan Roesebf5ed2e2015-11-18 11:06:09 +010027
28/* Enable SPI NOR flash reset, needed for SPI booting */
29#define CONFIG_SPI_N25Q256A_RESET
30
31/*
32 * Bootcounter
33 */
34#define CONFIG_BOOTCOUNT_LIMIT
35/* last 2 lwords in OCRAM */
36#define CONFIG_SYS_BOOTCOUNT_ADDR 0xfffffff8
37#define CONFIG_SYS_BOOTCOUNT_BE
38
Stefan Roesebf5ed2e2015-11-18 11:06:09 +010039/* Environment setting for SPI flash */
Stefan Roesebf5ed2e2015-11-18 11:06:09 +010040#define CONFIG_SYS_REDUNDAND_ENVIRONMENT
41#define CONFIG_ENV_SECT_SIZE (64 * 1024)
42#define CONFIG_ENV_SIZE (16 * 1024)
Stefan Roese85e84392016-03-03 16:57:39 +010043#define CONFIG_ENV_OFFSET 0x000e0000
Stefan Roesebf5ed2e2015-11-18 11:06:09 +010044#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SECT_SIZE)
45#define CONFIG_ENV_SPI_BUS 0
46#define CONFIG_ENV_SPI_CS 0
47#define CONFIG_ENV_SPI_MODE SPI_MODE_3
Stefan Roese85e84392016-03-03 16:57:39 +010048#define CONFIG_ENV_SPI_MAX_HZ 100000000 /* Use max of 100MHz */
49#define CONFIG_SF_DEFAULT_SPEED 100000000
50
51/*
52 * The QSPI NOR flash layout on SR1500:
53 *
54 * 0000.0000 - 0003.ffff: SPL (4 times)
55 * 0004.0000 - 000d.ffff: U-Boot
56 * 000e.0000 - 000e.ffff: env1
57 * 000f.0000 - 000f.ffff: env2
58 */
Stefan Roesebf5ed2e2015-11-18 11:06:09 +010059
Marek Vasut4003fe22016-02-26 19:11:30 +010060/* The rest of the configuration is shared */
61#include <configs/socfpga_common.h>
62
Stefan Roesebf5ed2e2015-11-18 11:06:09 +010063#endif /* __CONFIG_SOCFPGA_SR1500_H__ */