blob: 8b70251457e2248d7e5bb131e2ef6b18c98b166c [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Dirk Behmee0e49fe2008-12-14 09:47:15 +01002/*
3 *
4 * Common board functions for OMAP3 based boards.
5 *
6 * (C) Copyright 2004-2008
7 * Texas Instruments, <www.ti.com>
8 *
9 * Author :
10 * Sunil Kumar <sunilsaini05@gmail.com>
11 * Shashi Ranjan <shashiranjanmca05@gmail.com>
12 *
13 * Derived from Beagle Board and 3430 SDP code by
14 * Richard Woodruff <r-woodruff2@ti.com>
15 * Syed Mohammed Khasim <khasim@ti.com>
16 *
Dirk Behmee0e49fe2008-12-14 09:47:15 +010017 */
18#include <common.h>
Simon Glassed38aef2020-05-10 11:40:03 -060019#include <command.h>
Simon Glassbc0f4ea2014-10-22 21:37:15 -060020#include <dm.h>
Simon Glass97589732020-05-10 11:40:02 -060021#include <init.h>
Tom Rini28591df2012-08-13 12:03:19 -070022#include <spl.h>
Dirk Behmee0e49fe2008-12-14 09:47:15 +010023#include <asm/io.h>
24#include <asm/arch/sys_proto.h>
25#include <asm/arch/mem.h>
Kim, Heung Jun3b5ac952009-06-20 11:02:17 +020026#include <asm/cache.h>
Aneesh Vd16dd012011-06-16 23:30:53 +000027#include <asm/armv7.h>
Simon Glassbc0f4ea2014-10-22 21:37:15 -060028#include <asm/gpio.h>
Simon Schwarz992dcf72011-09-14 15:29:26 -040029#include <asm/omap_common.h>
Tom Rini05df8912012-04-13 12:20:03 +000030#include <linux/compiler.h>
Dirk Behmee0e49fe2008-12-14 09:47:15 +010031
Aneesh Vd16dd012011-06-16 23:30:53 +000032/* Declarations */
Dirk Behmee0e49fe2008-12-14 09:47:15 +010033extern omap3_sysinfo sysinfo;
Tom Rinib759db32012-10-30 22:23:28 -070034#ifndef CONFIG_SYS_L2CACHE_OFF
Aneesh Vd16dd012011-06-16 23:30:53 +000035static void omap3_invalidate_l2_cache_secure(void);
Tom Rinib759db32012-10-30 22:23:28 -070036#endif
Dirk Behmee0e49fe2008-12-14 09:47:15 +010037
Simon Glassfa4689a2019-12-06 21:41:35 -070038#if CONFIG_IS_ENABLED(DM_GPIO)
Adam Ford15e2ad62019-05-29 15:42:53 -050039#if !CONFIG_IS_ENABLED(OF_CONTROL)
40/* Manually initialize GPIO banks when OF_CONTROL doesn't */
Simon Glassb75b15b2020-12-03 16:55:23 -070041static const struct omap_gpio_plat omap34xx_gpio[] = {
Tom Rini7bc2bca2015-07-31 19:55:09 -040042 { 0, OMAP34XX_GPIO1_BASE },
43 { 1, OMAP34XX_GPIO2_BASE },
44 { 2, OMAP34XX_GPIO3_BASE },
45 { 3, OMAP34XX_GPIO4_BASE },
46 { 4, OMAP34XX_GPIO5_BASE },
47 { 5, OMAP34XX_GPIO6_BASE },
Simon Glassbc0f4ea2014-10-22 21:37:15 -060048};
49
Simon Glass1d8364a2020-12-28 20:34:54 -070050U_BOOT_DRVINFOS(omap34xx_gpios) = {
Simon Glassbc0f4ea2014-10-22 21:37:15 -060051 { "gpio_omap", &omap34xx_gpio[0] },
52 { "gpio_omap", &omap34xx_gpio[1] },
53 { "gpio_omap", &omap34xx_gpio[2] },
54 { "gpio_omap", &omap34xx_gpio[3] },
55 { "gpio_omap", &omap34xx_gpio[4] },
56 { "gpio_omap", &omap34xx_gpio[5] },
57};
Adam Ford15e2ad62019-05-29 15:42:53 -050058#endif
Simon Glassbc0f4ea2014-10-22 21:37:15 -060059#else
60
Aneesh V9a390882011-07-21 09:29:29 -040061static const struct gpio_bank gpio_bank_34xx[6] = {
Tom Rini7bc2bca2015-07-31 19:55:09 -040062 { (void *)OMAP34XX_GPIO1_BASE },
63 { (void *)OMAP34XX_GPIO2_BASE },
64 { (void *)OMAP34XX_GPIO3_BASE },
65 { (void *)OMAP34XX_GPIO4_BASE },
66 { (void *)OMAP34XX_GPIO5_BASE },
67 { (void *)OMAP34XX_GPIO6_BASE },
Aneesh V9a390882011-07-21 09:29:29 -040068};
69
70const struct gpio_bank *const omap_gpio_bank = gpio_bank_34xx;
71
Simon Glassbc0f4ea2014-10-22 21:37:15 -060072#endif
73
Adam Ford84ebfd42021-06-25 14:23:08 -050074void early_system_init(void)
75{
76 hw_data_init();
77}
78
Tom Rinie1e85442021-08-27 21:18:30 -040079#if !CONFIG_IS_ENABLED(SKIP_LOWLEVEL_INIT) && \
80 !CONFIG_IS_ENABLED(SKIP_LOWLEVEL_INIT_ONLY)
Adam Ford84ebfd42021-06-25 14:23:08 -050081
Dirk Behmee0e49fe2008-12-14 09:47:15 +010082/******************************************************************************
Dirk Behmee0e49fe2008-12-14 09:47:15 +010083 * Routine: secure_unlock
84 * Description: Setup security registers for access
85 * (GP Device only)
86 *****************************************************************************/
Adam Ford84ebfd42021-06-25 14:23:08 -050087static void secure_unlock_mem(void)
Dirk Behmee0e49fe2008-12-14 09:47:15 +010088{
Dirk Behmedc7af202009-08-08 09:30:21 +020089 struct pm *pm_rt_ape_base = (struct pm *)PM_RT_APE_BASE_ADDR_ARM;
90 struct pm *pm_gpmc_base = (struct pm *)PM_GPMC_BASE_ADDR_ARM;
91 struct pm *pm_ocm_ram_base = (struct pm *)PM_OCM_RAM_BASE_ADDR_ARM;
92 struct pm *pm_iva2_base = (struct pm *)PM_IVA2_BASE_ADDR_ARM;
93 struct sms *sms_base = (struct sms *)OMAP34XX_SMS_BASE;
Dirk Behmee0e49fe2008-12-14 09:47:15 +010094
95 /* Protection Module Register Target APE (PM_RT) */
96 writel(UNLOCK_1, &pm_rt_ape_base->req_info_permission_1);
97 writel(UNLOCK_1, &pm_rt_ape_base->read_permission_0);
98 writel(UNLOCK_1, &pm_rt_ape_base->wirte_permission_0);
99 writel(UNLOCK_2, &pm_rt_ape_base->addr_match_1);
100
101 writel(UNLOCK_3, &pm_gpmc_base->req_info_permission_0);
102 writel(UNLOCK_3, &pm_gpmc_base->read_permission_0);
103 writel(UNLOCK_3, &pm_gpmc_base->wirte_permission_0);
104
105 writel(UNLOCK_3, &pm_ocm_ram_base->req_info_permission_0);
106 writel(UNLOCK_3, &pm_ocm_ram_base->read_permission_0);
107 writel(UNLOCK_3, &pm_ocm_ram_base->wirte_permission_0);
108 writel(UNLOCK_2, &pm_ocm_ram_base->addr_match_2);
109
110 /* IVA Changes */
111 writel(UNLOCK_3, &pm_iva2_base->req_info_permission_0);
112 writel(UNLOCK_3, &pm_iva2_base->read_permission_0);
113 writel(UNLOCK_3, &pm_iva2_base->wirte_permission_0);
114
115 /* SDRC region 0 public */
116 writel(UNLOCK_1, &sms_base->rg_att0);
117}
118
119/******************************************************************************
120 * Routine: secureworld_exit()
121 * Description: If chip is EMU and boot type is external
122 * configure secure registers and exit secure world
123 * general use.
124 *****************************************************************************/
Adam Ford9d049332021-06-25 14:23:07 -0500125static void secureworld_exit(void)
Dirk Behmee0e49fe2008-12-14 09:47:15 +0100126{
127 unsigned long i;
128
Peter Meerwald7ea4b7c2012-02-02 12:51:02 +0000129 /* configure non-secure access control register */
Dirk Behmee0e49fe2008-12-14 09:47:15 +0100130 __asm__ __volatile__("mrc p15, 0, %0, c1, c1, 2":"=r"(i));
131 /* enabling co-processor CP10 and CP11 accesses in NS world */
132 __asm__ __volatile__("orr %0, %0, #0xC00":"=r"(i));
133 /*
134 * allow allocation of locked TLBs and L2 lines in NS world
135 * allow use of PLE registers in NS world also
136 */
137 __asm__ __volatile__("orr %0, %0, #0x70000":"=r"(i));
138 __asm__ __volatile__("mcr p15, 0, %0, c1, c1, 2":"=r"(i));
139
140 /* Enable ASA in ACR register */
141 __asm__ __volatile__("mrc p15, 0, %0, c1, c0, 1":"=r"(i));
142 __asm__ __volatile__("orr %0, %0, #0x10":"=r"(i));
143 __asm__ __volatile__("mcr p15, 0, %0, c1, c0, 1":"=r"(i));
144
145 /* Exiting secure world */
146 __asm__ __volatile__("mrc p15, 0, %0, c1, c1, 0":"=r"(i));
147 __asm__ __volatile__("orr %0, %0, #0x31":"=r"(i));
148 __asm__ __volatile__("mcr p15, 0, %0, c1, c1, 0":"=r"(i));
149}
150
151/******************************************************************************
Dirk Behmee0e49fe2008-12-14 09:47:15 +0100152 * Routine: try_unlock_sram()
153 * Description: If chip is GP/EMU(special) type, unlock the SRAM for
154 * general use.
155 *****************************************************************************/
Adam Fordc50add12021-06-25 14:23:06 -0500156static void try_unlock_memory(void)
Dirk Behmee0e49fe2008-12-14 09:47:15 +0100157{
158 int mode;
159 int in_sdram = is_running_in_sdram();
160
161 /*
162 * if GP device unlock device SRAM for general use
163 * secure code breaks for Secure/Emulation device - HS/E/T
164 */
165 mode = get_device_type();
166 if (mode == GP_DEVICE)
167 secure_unlock_mem();
168
169 /*
170 * If device is EMU and boot is XIP external booting
171 * Unlock firewalls and disable L2 and put chip
172 * out of secure world
173 *
174 * Assuming memories are unlocked by the demon who put us in SDRAM
175 */
176 if ((mode <= EMU_DEVICE) && (get_boot_type() == 0x1F)
177 && (!in_sdram)) {
178 secure_unlock_mem();
179 secureworld_exit();
180 }
181
182 return;
183}
184
185/******************************************************************************
186 * Routine: s_init
187 * Description: Does early system init of muxing and clocks.
188 * - Called path is with SRAM stack.
189 *****************************************************************************/
190void s_init(void)
191{
Dirk Behmee0e49fe2008-12-14 09:47:15 +0100192 watchdog_init();
Semen Protsenkoa8cb0222017-06-02 18:00:00 +0300193 early_system_init();
Dirk Behmee0e49fe2008-12-14 09:47:15 +0100194
195 try_unlock_memory();
196
Aneesh Vd16dd012011-06-16 23:30:53 +0000197#ifndef CONFIG_SYS_L2CACHE_OFF
198 /* Invalidate L2-cache from secure mode */
199 omap3_invalidate_l2_cache_secure();
Dirk Behmee0e49fe2008-12-14 09:47:15 +0100200#endif
Dirk Behmee0e49fe2008-12-14 09:47:15 +0100201
202 set_muxconf_regs();
Alexander Holler4e333f62010-12-18 13:24:20 +0100203 sdelay(100);
Dirk Behmee0e49fe2008-12-14 09:47:15 +0100204
205 prcm_init();
206
207 per_clocks_enable();
208
Govindraj.R3968a6a2012-02-06 03:55:35 +0000209#ifdef CONFIG_USB_EHCI_OMAP
210 ehci_clocks_enable();
211#endif
Simon Glass0c078ea2015-03-03 08:03:02 -0700212}
Pali Rohár8d4342f2021-02-07 14:50:13 +0100213#endif
Govindraj.R3968a6a2012-02-06 03:55:35 +0000214
Simon Glass0c078ea2015-03-03 08:03:02 -0700215#ifdef CONFIG_SPL_BUILD
216void board_init_f(ulong dummy)
217{
Semen Protsenkoa8cb0222017-06-02 18:00:00 +0300218 early_system_init();
Simon Glass0c078ea2015-03-03 08:03:02 -0700219 mem_init();
Adam Ford0d5a1bf2017-07-14 08:53:20 -0500220 /*
221 * Save the boot parameters passed from romcode.
222 * We cannot delay the saving further than this,
223 * to prevent overwrites.
224 */
225 save_omap_boot_params();
Dirk Behmee0e49fe2008-12-14 09:47:15 +0100226}
Simon Glass0c078ea2015-03-03 08:03:02 -0700227#endif
Dirk Behmee0e49fe2008-12-14 09:47:15 +0100228
Tom Rini05df8912012-04-13 12:20:03 +0000229/*
230 * Routine: misc_init_r
231 * Description: A basic misc_init_r that just displays the die ID
232 */
233int __weak misc_init_r(void)
234{
Paul Kocialkowski6bc318e2015-08-27 19:37:13 +0200235 omap_die_id_display();
Tom Rini05df8912012-04-13 12:20:03 +0000236
237 return 0;
238}
239
Dirk Behmee0e49fe2008-12-14 09:47:15 +0100240/******************************************************************************
241 * Routine: wait_for_command_complete
242 * Description: Wait for posting to finish on watchdog
243 *****************************************************************************/
Jeroen Hofsteecbc75622014-10-08 22:57:41 +0200244static void wait_for_command_complete(struct watchdog *wd_base)
Dirk Behmee0e49fe2008-12-14 09:47:15 +0100245{
246 int pending = 1;
247 do {
248 pending = readl(&wd_base->wwps);
249 } while (pending);
250}
251
252/******************************************************************************
253 * Routine: watchdog_init
254 * Description: Shut down watch dogs
255 *****************************************************************************/
256void watchdog_init(void)
257{
Dirk Behmedc7af202009-08-08 09:30:21 +0200258 struct watchdog *wd2_base = (struct watchdog *)WD2_BASE;
259 struct prcm *prcm_base = (struct prcm *)PRCM_BASE;
Dirk Behmee0e49fe2008-12-14 09:47:15 +0100260
261 /*
262 * There are 3 watch dogs WD1=Secure, WD2=MPU, WD3=IVA. WD1 is
263 * either taken care of by ROM (HS/EMU) or not accessible (GP).
264 * We need to take care of WD2-MPU or take a PRCM reset. WD3
265 * should not be running and does not generate a PRCM reset.
266 */
267
Wolfgang Denk42b97cb2014-03-25 14:49:48 +0100268 setbits_le32(&prcm_base->fclken_wkup, 0x20);
269 setbits_le32(&prcm_base->iclken_wkup, 0x20);
Dirk Behmee0e49fe2008-12-14 09:47:15 +0100270 wait_on_value(ST_WDT2, 0x20, &prcm_base->idlest_wkup, 5);
271
272 writel(WD_UNLOCK1, &wd2_base->wspr);
273 wait_for_command_complete(wd2_base);
274 writel(WD_UNLOCK2, &wd2_base->wspr);
275}
276
277/******************************************************************************
Dirk Behmee0e49fe2008-12-14 09:47:15 +0100278 * Dummy function to handle errors for EABI incompatibility
279 *****************************************************************************/
Dirk Behmee0e49fe2008-12-14 09:47:15 +0100280void abort(void)
281{
282}
283
Simon Schwarz992dcf72011-09-14 15:29:26 -0400284#if defined(CONFIG_NAND_OMAP_GPMC) & !defined(CONFIG_SPL_BUILD)
Dirk Behmee0e49fe2008-12-14 09:47:15 +0100285/******************************************************************************
286 * OMAP3 specific command to switch between NAND HW and SW ecc
287 *****************************************************************************/
Simon Glassed38aef2020-05-10 11:40:03 -0600288static int do_switch_ecc(struct cmd_tbl *cmdtp, int flag, int argc,
289 char *const argv[])
Dirk Behmee0e49fe2008-12-14 09:47:15 +0100290{
Ladislav Michld3bc9852017-03-06 13:54:30 +0100291 int hw, strength = 1;
292
Andreas Bießmann1e4eccf2013-04-04 23:52:50 +0000293 if (argc < 2 || argc > 3)
Dirk Behmee0e49fe2008-12-14 09:47:15 +0100294 goto usage;
Andreas Bießmann1e4eccf2013-04-04 23:52:50 +0000295
296 if (strncmp(argv[1], "hw", 2) == 0) {
Ladislav Michld3bc9852017-03-06 13:54:30 +0100297 hw = 1;
298 if (argc == 3) {
299 if (strncmp(argv[2], "bch8", 4) == 0)
300 strength = 8;
Heiko Schocher5bf904c2016-06-07 08:55:42 +0200301 else if (strncmp(argv[2], "bch16", 5) == 0)
Ladislav Michld3bc9852017-03-06 13:54:30 +0100302 strength = 16;
303 else if (strncmp(argv[2], "hamming", 7) != 0)
Andreas Bießmann1e4eccf2013-04-04 23:52:50 +0000304 goto usage;
305 }
306 } else if (strncmp(argv[1], "sw", 2) == 0) {
Ladislav Michld3bc9852017-03-06 13:54:30 +0100307 hw = 0;
308 if (argc == 3) {
309 if (strncmp(argv[2], "bch8", 4) == 0)
310 strength = 8;
311 else if (strncmp(argv[2], "hamming", 7) != 0)
Ash Charles4a5faa82015-02-18 11:25:11 -0800312 goto usage;
313 }
Andreas Bießmann1e4eccf2013-04-04 23:52:50 +0000314 } else {
Dirk Behmee0e49fe2008-12-14 09:47:15 +0100315 goto usage;
Andreas Bießmann1e4eccf2013-04-04 23:52:50 +0000316 }
Dirk Behmee0e49fe2008-12-14 09:47:15 +0100317
Ladislav Michld3bc9852017-03-06 13:54:30 +0100318 return -omap_nand_switch_ecc(hw, strength);
Dirk Behmee0e49fe2008-12-14 09:47:15 +0100319
320usage:
Sanjeev Premi15af9982009-04-03 14:00:07 +0530321 printf ("Usage: nandecc %s\n", cmdtp->usage);
Dirk Behmee0e49fe2008-12-14 09:47:15 +0100322 return 1;
323}
324
325U_BOOT_CMD(
Andreas Bießmann1e4eccf2013-04-04 23:52:50 +0000326 nandecc, 3, 1, do_switch_ecc,
Robert P. J. Day3ea16c32009-11-17 07:30:23 -0500327 "switch OMAP3 NAND ECC calculation algorithm",
Heiko Schocher5bf904c2016-06-07 08:55:42 +0200328 "hw [hamming|bch8|bch16] - Switch between NAND hardware 1-bit hamming"
329 " and 8-bit/16-bit BCH\n"
Andreas Bießmann1e4eccf2013-04-04 23:52:50 +0000330 " ecc calculation (second parameter may"
331 " be omitted).\n"
332 "nandecc sw - Switch to NAND software ecc algorithm."
Wolfgang Denkc54781c2009-05-24 17:06:54 +0200333);
Dirk Behmee0e49fe2008-12-14 09:47:15 +0100334
Simon Schwarz992dcf72011-09-14 15:29:26 -0400335#endif /* CONFIG_NAND_OMAP_GPMC & !CONFIG_SPL_BUILD */
Sanjeev Premie32ef2e2009-04-27 21:27:27 +0530336
337#ifdef CONFIG_DISPLAY_BOARDINFO
338/**
339 * Print board information
340 */
341int checkboard (void)
342{
343 char *mem_s ;
344
345 if (is_mem_sdr())
346 mem_s = "mSDR";
347 else
348 mem_s = "LPDDR";
349
350 printf("%s + %s/%s\n", sysinfo.board_string, mem_s,
351 sysinfo.nand_string);
352
353 return 0;
354}
355#endif /* CONFIG_DISPLAY_BOARDINFO */
Aneesh Vd16dd012011-06-16 23:30:53 +0000356
357static void omap3_emu_romcode_call(u32 service_id, u32 *parameters)
358{
359 u32 i, num_params = *parameters;
360 u32 *sram_scratch_space = (u32 *)OMAP3_PUBLIC_SRAM_SCRATCH_AREA;
361
362 /*
363 * copy the parameters to an un-cached area to avoid coherency
364 * issues
365 */
366 for (i = 0; i < num_params; i++) {
367 __raw_writel(*parameters, sram_scratch_space);
368 parameters++;
369 sram_scratch_space++;
370 }
371
372 /* Now make the PPA call */
373 do_omap3_emu_romcode_call(service_id, OMAP3_PUBLIC_SRAM_SCRATCH_AREA);
374}
375
Nishanth Menon53fee1e2015-03-09 17:12:09 -0500376void __weak omap3_set_aux_cr_secure(u32 acr)
Aneesh Vd16dd012011-06-16 23:30:53 +0000377{
Nishanth Menon53fee1e2015-03-09 17:12:09 -0500378 struct emu_hal_params emu_romcode_params;
379
380 emu_romcode_params.num_params = 1;
381 emu_romcode_params.param1 = acr;
382 omap3_emu_romcode_call(OMAP3_EMU_HAL_API_WRITE_ACR,
383 (u32 *)&emu_romcode_params);
Aneesh Vd16dd012011-06-16 23:30:53 +0000384}
385
Siarhei Siamashkafe038a72017-03-06 03:16:53 +0200386void v7_arch_cp15_set_l2aux_ctrl(u32 l2auxctrl, u32 cpu_midr,
387 u32 cpu_rev_comb, u32 cpu_variant,
388 u32 cpu_rev)
389{
390 if (get_device_type() == GP_DEVICE)
391 omap_smc1(OMAP3_GP_ROMCODE_API_WRITE_L2ACR, l2auxctrl);
392
393 /* L2 Cache Auxiliary Control Register is not banked */
394}
395
Nishanth Menon53fee1e2015-03-09 17:12:09 -0500396void v7_arch_cp15_set_acr(u32 acr, u32 cpu_midr, u32 cpu_rev_comb,
397 u32 cpu_variant, u32 cpu_rev)
Aneesh Vd16dd012011-06-16 23:30:53 +0000398{
Nishanth Menon53fee1e2015-03-09 17:12:09 -0500399 /* Write ACR - affects secure banked bits */
400 if (get_device_type() == GP_DEVICE)
401 omap_smc1(OMAP3_GP_ROMCODE_API_WRITE_ACR, acr);
402 else
403 omap3_set_aux_cr_secure(acr);
Nishanth Menon3e46e3e2015-03-09 17:12:08 -0500404
Nishanth Menon53fee1e2015-03-09 17:12:09 -0500405 /* Write ACR - affects non-secure banked bits - some erratas need it */
406 asm volatile ("mcr p15, 0, %0, c1, c0, 1" : : "r" (acr));
Aneesh Vd16dd012011-06-16 23:30:53 +0000407}
408
Nishanth Menon53fee1e2015-03-09 17:12:09 -0500409
Aneesh Vd16dd012011-06-16 23:30:53 +0000410#ifndef CONFIG_SYS_L2CACHE_OFF
Tom Rinib759db32012-10-30 22:23:28 -0700411static void omap3_update_aux_cr(u32 set_bits, u32 clear_bits)
412{
413 u32 acr;
414
415 /* Read ACR */
416 asm volatile ("mrc p15, 0, %0, c1, c0, 1" : "=r" (acr));
417 acr &= ~clear_bits;
418 acr |= set_bits;
Nishanth Menon53fee1e2015-03-09 17:12:09 -0500419 v7_arch_cp15_set_acr(acr, 0, 0, 0, 0);
Tom Rinib759db32012-10-30 22:23:28 -0700420
Tom Rinib759db32012-10-30 22:23:28 -0700421}
422
Aneesh Vd16dd012011-06-16 23:30:53 +0000423/* Invalidate the entire L2 cache from secure mode */
424static void omap3_invalidate_l2_cache_secure(void)
425{
426 if (get_device_type() == GP_DEVICE) {
Nishanth Menona816cc32015-03-09 17:12:05 -0500427 omap_smc1(OMAP3_GP_ROMCODE_API_L2_INVAL, 0);
Aneesh Vd16dd012011-06-16 23:30:53 +0000428 } else {
429 struct emu_hal_params emu_romcode_params;
430 emu_romcode_params.num_params = 1;
431 emu_romcode_params.param1 = 0;
432 omap3_emu_romcode_call(OMAP3_EMU_HAL_API_L2_INVAL,
433 (u32 *)&emu_romcode_params);
434 }
435}
436
437void v7_outer_cache_enable(void)
438{
Aneesh Vd16dd012011-06-16 23:30:53 +0000439
440 /*
Nishanth Menon53fee1e2015-03-09 17:12:09 -0500441 * Set L2EN
Aneesh Vd16dd012011-06-16 23:30:53 +0000442 * On some revisions L2EN bit is banked on some revisions it's not
443 * No harm in setting both banked bits(in fact this is required
444 * by an erratum)
445 */
446 omap3_update_aux_cr(0x2, 0);
447}
448
Aneesh Ve0db71d2012-02-16 03:40:15 +0000449void omap3_outer_cache_disable(void)
Aneesh Vd16dd012011-06-16 23:30:53 +0000450{
Aneesh Vd16dd012011-06-16 23:30:53 +0000451 /*
Nishanth Menon53fee1e2015-03-09 17:12:09 -0500452 * Clear L2EN
Aneesh Vd16dd012011-06-16 23:30:53 +0000453 * On some revisions L2EN bit is banked on some revisions it's not
454 * No harm in clearing both banked bits(in fact this is required
455 * by an erratum)
456 */
457 omap3_update_aux_cr(0, 0x2);
458}
Robert P. J. Day3bb3c292012-11-13 07:57:54 +0000459#endif /* !CONFIG_SYS_L2CACHE_OFF */