blob: ff2f6c03e0ecebf582f546b200fb4f88840663ad [file] [log] [blame]
Stefan Roese42fbddd2006-09-07 11:51:23 +02001/*
Stefan Roese00840322008-03-07 08:01:43 +01002 * (C) Copyright 2006-2008
Stefan Roese42fbddd2006-09-07 11:51:23 +02003 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
5 * (C) Copyright 2006
6 * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com
7 * Alain Saurel, AMCC/IBM, alain.saurel@fr.ibm.com
8 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02009 * SPDX-License-Identifier: GPL-2.0+
Stefan Roese42fbddd2006-09-07 11:51:23 +020010 */
11
Larry Johnsonf35b86b2008-01-18 21:49:05 -050012/*
Stefan Roese15adf442007-01-30 17:06:10 +010013 * sequoia.h - configuration for Sequoia & Rainier boards
Larry Johnsonf35b86b2008-01-18 21:49:05 -050014 */
Stefan Roese42fbddd2006-09-07 11:51:23 +020015#ifndef __CONFIG_H
16#define __CONFIG_H
17
Larry Johnsonf35b86b2008-01-18 21:49:05 -050018/*
Stefan Roese42fbddd2006-09-07 11:51:23 +020019 * High Level Configuration Options
Larry Johnsonf35b86b2008-01-18 21:49:05 -050020 */
Stefan Roese15adf442007-01-30 17:06:10 +010021/* This config file is used for Sequoia (440EPx) and Rainier (440GRx) */
Stefan Roesebe6729c2006-09-13 13:51:58 +020022#ifndef CONFIG_RAINIER
Larry Johnsonf35b86b2008-01-18 21:49:05 -050023#define CONFIG_440EPX 1 /* Specific PPC440EPx */
Stefan Roesecfe58022008-06-06 15:55:21 +020024#define CONFIG_HOSTNAME sequoia
Stefan Roesebe6729c2006-09-13 13:51:58 +020025#else
Larry Johnsonf35b86b2008-01-18 21:49:05 -050026#define CONFIG_440GRX 1 /* Specific PPC440GRx */
Stefan Roesecfe58022008-06-06 15:55:21 +020027#define CONFIG_HOSTNAME rainier
Stefan Roesebe6729c2006-09-13 13:51:58 +020028#endif
Larry Johnsonf35b86b2008-01-18 21:49:05 -050029#define CONFIG_440 1 /* ... PPC440 family */
Stefan Roesecfe58022008-06-06 15:55:21 +020030
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020031#ifndef CONFIG_SYS_TEXT_BASE
32#define CONFIG_SYS_TEXT_BASE 0xFFF80000
33#endif
34
Stefan Roesecfe58022008-06-06 15:55:21 +020035/*
36 * Include common defines/options for all AMCC eval boards
37 */
38#include "amcc-common.h"
39
Jeffrey Mann7aa1bb22007-05-05 08:32:14 +020040/* Detect Sequoia PLL input clock automatically via CPLD bit */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020041#define CONFIG_SYS_CLK_FREQ ((in8(CONFIG_SYS_BCSR_BASE + 3) & 0x80) ? \
Jeffrey Mann40e77f32007-05-07 19:42:49 +020042 33333333 : 33000000)
Stefan Roese42fbddd2006-09-07 11:51:23 +020043
Anatolij Gustschin05d5eca2008-02-21 12:52:29 +010044/*
45 * Define this if you want support for video console with radeon 9200 pci card
Wolfgang Denk0708bc62010-10-07 21:51:12 +020046 * Also set CONFIG_SYS_TEXT_BASE to 0xFFF80000 in board/amcc/sequoia/config.mk in this case
Anatolij Gustschin05d5eca2008-02-21 12:52:29 +010047 */
Anatolij Gustschin05d5eca2008-02-21 12:52:29 +010048
49#ifdef CONFIG_VIDEO
Stefan Roesef3727512007-10-31 17:57:52 +010050/*
51 * 44x dcache supported is working now on sequoia, but we don't enable
52 * it yet since it needs further testing
53 */
Larry Johnsonf35b86b2008-01-18 21:49:05 -050054#define CONFIG_4xx_DCACHE /* enable dcache */
Stefan Roesef3727512007-10-31 17:57:52 +010055#endif
56
Larry Johnsonf35b86b2008-01-18 21:49:05 -050057#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
58#define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
Stefan Roese42fbddd2006-09-07 11:51:23 +020059
Larry Johnsonf35b86b2008-01-18 21:49:05 -050060/*
61 * Base addresses -- Note these are effective addresses where the actual
62 * resources get mapped (not physical addresses).
63 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020064#define CONFIG_SYS_TLB_FOR_BOOT_FLASH 0x0003
65#define CONFIG_SYS_BOOT_BASE_ADDR 0xf0000000
66#define CONFIG_SYS_FLASH_BASE 0xfc000000 /* start of FLASH */
67#define CONFIG_SYS_NAND_ADDR 0xd0000000 /* NAND Flash */
68#define CONFIG_SYS_OCM_BASE 0xe0010000 /* ocm */
69#define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_OCM_BASE
70#define CONFIG_SYS_PCI_BASE 0xe0000000 /* Internal PCI regs */
71#define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped pci memory */
72#define CONFIG_SYS_PCI_MEMBASE1 CONFIG_SYS_PCI_MEMBASE + 0x10000000
73#define CONFIG_SYS_PCI_MEMBASE2 CONFIG_SYS_PCI_MEMBASE1 + 0x10000000
74#define CONFIG_SYS_PCI_MEMBASE3 CONFIG_SYS_PCI_MEMBASE2 + 0x10000000
Stefan Roese42fbddd2006-09-07 11:51:23 +020075
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020076#define CONFIG_SYS_USB2D0_BASE 0xe0000100
77#define CONFIG_SYS_USB_DEVICE 0xe0000000
78#define CONFIG_SYS_USB_HOST 0xe0000400
79#define CONFIG_SYS_BCSR_BASE 0xc0000000
Stefan Roese42fbddd2006-09-07 11:51:23 +020080
Larry Johnsonf35b86b2008-01-18 21:49:05 -050081/*
Stefan Roese42fbddd2006-09-07 11:51:23 +020082 * Initial RAM & stack pointer
Larry Johnsonf35b86b2008-01-18 21:49:05 -050083 */
Stefan Roese42fbddd2006-09-07 11:51:23 +020084/* 440EPx/440GRx have 16KB of internal SRAM, so no need for D-Cache */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020085#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_BASE /* OCM */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +020086#define CONFIG_SYS_INIT_RAM_SIZE (4 << 10)
Wolfgang Denk0191e472010-10-26 14:34:52 +020087#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Michael Zaidmanf969a682010-09-20 08:51:53 +020088#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 0x4)
Stefan Roese42fbddd2006-09-07 11:51:23 +020089
Larry Johnsonf35b86b2008-01-18 21:49:05 -050090/*
Stefan Roese42fbddd2006-09-07 11:51:23 +020091 * Serial Port
Larry Johnsonf35b86b2008-01-18 21:49:05 -050092 */
Stefan Roese3ddce572010-09-20 16:05:31 +020093#define CONFIG_CONS_INDEX 1 /* Use UART0 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020094#define CONFIG_SYS_EXT_SERIAL_CLOCK 11059200 /* ext. 11.059MHz clk */
Stefan Roese42fbddd2006-09-07 11:51:23 +020095
Larry Johnsonf35b86b2008-01-18 21:49:05 -050096/*
Stefan Roese42fbddd2006-09-07 11:51:23 +020097 * Environment
Larry Johnsonf35b86b2008-01-18 21:49:05 -050098 */
Stefan Roeseb3859f22014-03-04 15:34:35 +010099#if defined(CONFIG_SYS_RAMBOOT)
Stefan Roesec20ef322009-05-11 13:46:14 +0200100#define CONFIG_ENV_IS_NOWHERE /* Store env in memory only */
101#define CONFIG_ENV_SIZE (8 << 10)
Stefan Roese42fbddd2006-09-07 11:51:23 +0200102#else
Stefan Roesec20ef322009-05-11 13:46:14 +0200103#define CONFIG_ENV_IS_IN_FLASH /* use FLASH for environ vars */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200104#endif
Stefan Roese42fbddd2006-09-07 11:51:23 +0200105
Stefan Roesec20ef322009-05-11 13:46:14 +0200106#if defined(CONFIG_CMD_FLASH)
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500107/*
Stefan Roese42fbddd2006-09-07 11:51:23 +0200108 * FLASH related
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500109 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200111#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200112
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
Stefan Roese42fbddd2006-09-07 11:51:23 +0200114
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200115#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
116#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200117
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200118#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
119#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200120
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200121#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
122#define CONFIG_SYS_FLASH_PROTECTION 1 /* use hardware flash protection */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200123
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200124#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
125#define CONFIG_SYS_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
Joe Hershberger5a9d7f12015-06-22 16:15:30 -0500126#endif /* CONFIG_CMD_FLASH */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200127
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200128#ifdef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200129#define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200130#define CONFIG_ENV_ADDR ((-CONFIG_SYS_MONITOR_LEN)-CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200131#define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200132
133/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200134#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
135#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Stefan Roese42fbddd2006-09-07 11:51:23 +0200136#endif
137
Stefan Roese42fbddd2006-09-07 11:51:23 +0200138/*
Stefan Roese42fbddd2006-09-07 11:51:23 +0200139 * DDR SDRAM
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500140 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200141#define CONFIG_SYS_MBYTES_SDRAM (256) /* 256MB */
Stefan Roeseb3859f22014-03-04 15:34:35 +0100142#if !defined(CONFIG_SYS_RAMBOOT)
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500143#define CONFIG_DDR_DATA_EYE /* use DDR2 optimization */
Stefan Roese5684da02007-01-05 10:38:05 +0100144#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200145#define CONFIG_SYS_MEM_TOP_HIDE (4 << 10) /* don't use last 4kbytes */
Stefan Roesea13709f2008-03-26 10:14:11 +0100146 /* 440EPx errata CHIP 11 */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200147
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500148/*
Stefan Roese42fbddd2006-09-07 11:51:23 +0200149 * I2C
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500150 */
Dirk Eibach42b204f2013-04-25 02:40:01 +0000151#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
Stefan Roese42fbddd2006-09-07 11:51:23 +0200152
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200153#define CONFIG_SYS_I2C_EEPROM_ADDR (0xa8>>1)
154#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
155#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
156#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
Stefan Roese42fbddd2006-09-07 11:51:23 +0200157
Stefan Roeseef28e732009-10-19 16:19:36 +0200158/* I2C bootstrap EEPROM */
159#define CONFIG_4xx_CONFIG_I2C_EEPROM_ADDR 0x52
160#define CONFIG_4xx_CONFIG_I2C_EEPROM_OFFSET 0
161#define CONFIG_4xx_CONFIG_BLOCKSIZE 16
162
Stefan Roese42fbddd2006-09-07 11:51:23 +0200163/* I2C SYSMON (LM75, AD7414 is almost compatible) */
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500164#define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
165#define CONFIG_DTT_AD7414 1 /* use AD7414 */
166#define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200167#define CONFIG_SYS_DTT_MAX_TEMP 70
168#define CONFIG_SYS_DTT_LOW_TEMP -30
169#define CONFIG_SYS_DTT_HYSTERESIS 3
Stefan Roese42fbddd2006-09-07 11:51:23 +0200170
Stefan Roesecfe58022008-06-06 15:55:21 +0200171/*
172 * Default environment variables
173 */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200174#define CONFIG_EXTRA_ENV_SETTINGS \
Stefan Roesecfe58022008-06-06 15:55:21 +0200175 CONFIG_AMCC_DEF_ENV \
176 CONFIG_AMCC_DEF_ENV_POWERPC \
177 CONFIG_AMCC_DEF_ENV_PPC_OLD \
178 CONFIG_AMCC_DEF_ENV_NOR_UPD \
Stefan Roese38a91762006-11-20 20:39:52 +0100179 "kernel_addr=FC000000\0" \
180 "ramdisk_addr=FC180000\0" \
Stefan Roese42fbddd2006-09-07 11:51:23 +0200181 ""
Stefan Roese42fbddd2006-09-07 11:51:23 +0200182
183#define CONFIG_M88E1111_PHY 1
184#define CONFIG_IBM_EMAC4_V4 1
Stefan Roese42fbddd2006-09-07 11:51:23 +0200185#define CONFIG_PHY_ADDR 0 /* PHY address, See schematics */
186
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500187#define CONFIG_PHY_RESET 1 /* reset phy upon startup */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200188#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
189
190#define CONFIG_HAS_ETH0
Stefan Roese42fbddd2006-09-07 11:51:23 +0200191#define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
192#define CONFIG_PHY1_ADDR 1
193
194/* USB */
Stefan Roesebe6729c2006-09-13 13:51:58 +0200195#ifdef CONFIG_440EPX
Chris Zhang20f10262010-01-06 13:34:06 -0800196
197#undef CONFIG_USB_EHCI /* OHCI by default */
198
199#ifdef CONFIG_USB_EHCI
200#define CONFIG_USB_EHCI_PPC4XX
201#define CONFIG_SYS_PPC4XX_USB_ADDR 0xe0000300
202#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
203#define CONFIG_EHCI_MMIO_BIG_ENDIAN
204#define CONFIG_EHCI_DESC_BIG_ENDIAN
Chris Zhang20f10262010-01-06 13:34:06 -0800205#else /* CONFIG_USB_EHCI */
Matthias Fuchs12985f82007-11-09 15:37:53 +0100206#define CONFIG_USB_OHCI_NEW
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200207#define CONFIG_SYS_OHCI_BE_CONTROLLER
Matthias Fuchs12985f82007-11-09 15:37:53 +0100208
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200209#undef CONFIG_SYS_USB_OHCI_BOARD_INIT
210#define CONFIG_SYS_USB_OHCI_CPU_INIT 1
211#define CONFIG_SYS_USB_OHCI_REGS_BASE CONFIG_SYS_USB_HOST
212#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ppc440"
213#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
Chris Zhang20f10262010-01-06 13:34:06 -0800214#endif
Stefan Roese42fbddd2006-09-07 11:51:23 +0200215
216/* Comment this out to enable USB 1.1 device */
217#define USB_2_0_DEVICE
218
Stefan Roesebe6729c2006-09-13 13:51:58 +0200219#endif /* CONFIG_440EPX */
220
Stefan Roese42fbddd2006-09-07 11:51:23 +0200221/* Partitions */
222#define CONFIG_MAC_PARTITION
223#define CONFIG_DOS_PARTITION
224#define CONFIG_ISO_PARTITION
225
Jon Loeliger49851be2007-07-04 22:33:30 -0500226/*
Stefan Roesecfe58022008-06-06 15:55:21 +0200227 * Commands additional to the ones defined in amcc-common.h
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500228 */
Stefan Roeseef28e732009-10-19 16:19:36 +0200229#define CONFIG_CMD_CHIP_CONFIG
Jon Loeliger49851be2007-07-04 22:33:30 -0500230#define CONFIG_CMD_DTT
Jon Loeliger49851be2007-07-04 22:33:30 -0500231#define CONFIG_CMD_NAND
Jon Loeliger49851be2007-07-04 22:33:30 -0500232#define CONFIG_CMD_PCI
Jon Loeliger49851be2007-07-04 22:33:30 -0500233#define CONFIG_CMD_SDRAM
234
235#ifdef CONFIG_440EPX
Jon Loeliger49851be2007-07-04 22:33:30 -0500236#endif
237
Stefan Roesefa840e32007-08-16 10:18:33 +0200238#ifndef CONFIG_RAINIER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200239#define CONFIG_SYS_POST_FPU_ON CONFIG_SYS_POST_FPU
Stefan Roesefa840e32007-08-16 10:18:33 +0200240#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200241#define CONFIG_SYS_POST_FPU_ON 0
Stefan Roesefa840e32007-08-16 10:18:33 +0200242#endif
Stefan Roese42fbddd2006-09-07 11:51:23 +0200243
Stefan Roese376ec7c2009-04-15 14:06:26 +0200244/*
245 * Don't run the memory POST on the NAND-booting version. It will
246 * overwrite part of the U-Boot image which is already loaded from NAND
247 * to SDRAM.
248 */
Stefan Roeseb3859f22014-03-04 15:34:35 +0100249#if defined(CONFIG_SYS_RAMBOOT)
Stefan Roese376ec7c2009-04-15 14:06:26 +0200250#define CONFIG_SYS_POST_MEMORY_ON 0
251#else
252#define CONFIG_SYS_POST_MEMORY_ON CONFIG_SYS_POST_MEMORY
253#endif
254
Igor Lisitsin95bcd382007-03-28 19:06:19 +0400255/* POST support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200256#define CONFIG_POST (CONFIG_SYS_POST_CACHE | \
257 CONFIG_SYS_POST_CPU | \
258 CONFIG_SYS_POST_ETHER | \
Stefan Roese376ec7c2009-04-15 14:06:26 +0200259 CONFIG_SYS_POST_FPU_ON | \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200260 CONFIG_SYS_POST_I2C | \
Stefan Roese376ec7c2009-04-15 14:06:26 +0200261 CONFIG_SYS_POST_MEMORY_ON | \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200262 CONFIG_SYS_POST_SPR | \
263 CONFIG_SYS_POST_UART)
Igor Lisitsin95bcd382007-03-28 19:06:19 +0400264
Igor Lisitsin95bcd382007-03-28 19:06:19 +0400265#define CONFIG_LOGBUFFER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200266#define CONFIG_SYS_POST_CACHE_ADDR 0x7fff0000 /* free virtual address */
Igor Lisitsin95bcd382007-03-28 19:06:19 +0400267
Stefan Roese42fbddd2006-09-07 11:51:23 +0200268#define CONFIG_SUPPORT_VFAT
269
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500270/*
Stefan Roese42fbddd2006-09-07 11:51:23 +0200271 * PCI stuff
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500272 */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200273/* General PCI */
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500274#define CONFIG_PCI /* include pci support */
Gabor Juhosb4458732013-05-30 07:06:12 +0000275#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500276#define CONFIG_PCI_PNP /* do pci plug-and-play */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200277#define CONFIG_SYS_PCI_CACHE_LINE_SIZE 0 /* to avoid problems with PNP */
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500278#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200279#define CONFIG_SYS_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to */
280 /* CONFIG_SYS_PCI_MEMBASE */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200281/* Board-specific PCI */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200282#define CONFIG_SYS_PCI_TARGET_INIT
283#define CONFIG_SYS_PCI_MASTER_INIT
Stefan Roese5d8033e2009-11-12 16:41:09 +0100284#define CONFIG_SYS_PCI_BOARD_FIXUP_IRQ
Stefan Roese42fbddd2006-09-07 11:51:23 +0200285
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200286#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
287#define CONFIG_SYS_PCI_SUBSYS_ID 0xcafe /* Whatever */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200288
289/*
Stefan Roese42fbddd2006-09-07 11:51:23 +0200290 * External Bus Controller (EBC) Setup
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500291 */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200292
293/*
294 * On Sequoia CS0 and CS3 are switched when configuring for NAND booting
295 */
Stefan Roeseb3859f22014-03-04 15:34:35 +0100296#if !defined(CONFIG_SYS_RAMBOOT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200297#define CONFIG_SYS_NAND_CS 3 /* NAND chip connected to CSx */
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500298/* Memory Bank 0 (NOR-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200299#define CONFIG_SYS_EBC_PB0AP 0x03017200
300#define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_FLASH_BASE | 0xda000)
Stefan Roese42fbddd2006-09-07 11:51:23 +0200301
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500302/* Memory Bank 3 (NAND-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200303#define CONFIG_SYS_EBC_PB3AP 0x018003c0
304#define CONFIG_SYS_EBC_PB3CR (CONFIG_SYS_NAND_ADDR | 0x1c000)
Stefan Roese42fbddd2006-09-07 11:51:23 +0200305#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200306#define CONFIG_SYS_NAND_CS 0 /* NAND chip connected to CSx */
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500307/* Memory Bank 3 (NOR-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200308#define CONFIG_SYS_EBC_PB3AP 0x03017200
309#define CONFIG_SYS_EBC_PB3CR (CONFIG_SYS_FLASH_BASE | 0xda000)
Stefan Roese42fbddd2006-09-07 11:51:23 +0200310
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500311/* Memory Bank 0 (NAND-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200312#define CONFIG_SYS_EBC_PB0AP 0x018003c0
313#define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_NAND_ADDR | 0x1c000)
Stefan Roese42fbddd2006-09-07 11:51:23 +0200314#endif
315
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500316/* Memory Bank 2 (CPLD) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200317#define CONFIG_SYS_EBC_PB2AP 0x24814580
318#define CONFIG_SYS_EBC_PB2CR (CONFIG_SYS_BCSR_BASE | 0x38000)
Stefan Roese42fbddd2006-09-07 11:51:23 +0200319
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200320#define CONFIG_SYS_BCSR5_PCI66EN 0x80
Stefan Roesefa257472007-10-15 11:29:33 +0200321
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500322/*
Stefan Roese3cdd3fd2006-10-20 14:28:52 +0200323 * NAND FLASH
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500324 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200325#define CONFIG_SYS_MAX_NAND_DEVICE 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200326#define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_ADDR + CONFIG_SYS_NAND_CS)
327#define CONFIG_SYS_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
Stefan Roese3cdd3fd2006-10-20 14:28:52 +0200328
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500329/*
Lawrence R. Johnson1e8db032008-01-04 02:11:56 -0500330 * PPC440 GPIO Configuration
331 */
332/* test-only: take GPIO init from pcs440ep ???? in config file */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200333#define CONFIG_SYS_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
Lawrence R. Johnson1e8db032008-01-04 02:11:56 -0500334{ \
335/* GPIO Core 0 */ \
336{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO0 EBC_ADDR(7) DMA_REQ(2) */ \
337{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO1 EBC_ADDR(6) DMA_ACK(2) */ \
338{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO2 EBC_ADDR(5) DMA_EOT/TC(2) */ \
339{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO3 EBC_ADDR(4) DMA_REQ(3) */ \
340{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO4 EBC_ADDR(3) DMA_ACK(3) */ \
341{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO5 EBC_ADDR(2) DMA_EOT/TC(3) */ \
342{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO6 EBC_CS_N(1) */ \
343{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO7 EBC_CS_N(2) */ \
344{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 EBC_CS_N(3) */ \
345{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 EBC_CS_N(4) */ \
346{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 EBC_CS_N(5) */ \
347{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO11 EBC_BUS_ERR */ \
348{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO12 */ \
349{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO13 */ \
350{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO14 */ \
351{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO15 */ \
352{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO16 GMCTxD(4) */ \
353{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO17 GMCTxD(5) */ \
354{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO18 GMCTxD(6) */ \
355{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO19 GMCTxD(7) */ \
356{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO20 RejectPkt0 */ \
357{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO21 RejectPkt1 */ \
358{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO22 */ \
359{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO23 SCPD0 */ \
360{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO24 GMCTxD(2) */ \
361{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO25 GMCTxD(3) */ \
362{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO26 */ \
363{GPIO0_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO27 EXT_EBC_REQ USB2D_RXERROR */ \
364{GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO28 USB2D_TXVALID */ \
365{GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO29 EBC_EXT_HDLA USB2D_PAD_SUSPNDM */ \
366{GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO30 EBC_EXT_ACK USB2D_XCVRSELECT*/ \
367{GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO31 EBC_EXR_BUSREQ USB2D_TERMSELECT*/ \
368}, \
369{ \
370/* GPIO Core 1 */ \
371{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO32 USB2D_OPMODE0 EBC_DATA(2) */ \
372{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO33 USB2D_OPMODE1 EBC_DATA(3) */ \
Steven A. Falco7bf9cc62008-08-06 15:42:52 -0400373{GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO34 UART0_8PIN_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \
374{GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \
375{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO36 UART0_CTS_N EBC_DATA(0) UART3_SIN*/ \
376{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO37 UART0_RTS_N EBC_DATA(1) UART3_SOUT*/ \
377{GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO38 UART0_8PIN_DTR_N UART1_SOUT */ \
378{GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_8PIN_RI_N UART1_SIN */ \
Lawrence R. Johnson1e8db032008-01-04 02:11:56 -0500379{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 UIC_IRQ(0) */ \
380{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 UIC_IRQ(1) */ \
381{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 UIC_IRQ(2) */ \
382{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO43 UIC_IRQ(3) */ \
383{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO44 UIC_IRQ(4) DMA_ACK(1) */ \
384{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO45 UIC_IRQ(6) DMA_EOT/TC(1) */ \
385{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO46 UIC_IRQ(7) DMA_REQ(0) */ \
386{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO47 UIC_IRQ(8) DMA_ACK(0) */ \
387{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO48 UIC_IRQ(9) DMA_EOT/TC(0) */ \
388{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO49 Unselect via TraceSelect Bit */ \
389{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO50 Unselect via TraceSelect Bit */ \
390{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO51 Unselect via TraceSelect Bit */ \
391{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO52 Unselect via TraceSelect Bit */ \
392{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO53 Unselect via TraceSelect Bit */ \
393{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO54 Unselect via TraceSelect Bit */ \
394{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO55 Unselect via TraceSelect Bit */ \
395{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO56 Unselect via TraceSelect Bit */ \
396{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO57 Unselect via TraceSelect Bit */ \
397{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO58 Unselect via TraceSelect Bit */ \
398{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO59 Unselect via TraceSelect Bit */ \
399{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO60 Unselect via TraceSelect Bit */ \
400{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO61 Unselect via TraceSelect Bit */ \
401{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO62 Unselect via TraceSelect Bit */ \
402{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO63 Unselect via TraceSelect Bit */ \
403} \
404}
405
Anatolij Gustschin05d5eca2008-02-21 12:52:29 +0100406#ifdef CONFIG_VIDEO
407#define CONFIG_BIOSEMU /* x86 bios emulator for vga bios */
408#define CONFIG_ATI_RADEON_FB /* use radeon framebuffer driver */
409#define VIDEO_IO_OFFSET 0xe8000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200410#define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
Anatolij Gustschin05d5eca2008-02-21 12:52:29 +0100411#define CONFIG_VIDEO_LOGO
Anatolij Gustschin05d5eca2008-02-21 12:52:29 +0100412#define CONFIG_SPLASH_SCREEN
Anatolij Gustschin05d5eca2008-02-21 12:52:29 +0100413#define CONFIG_CMD_BMP
414#endif
415
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500416#endif /* __CONFIG_H */