blob: 17d3143eba827943c9d88f1d99f10767b1c7382d [file] [log] [blame]
Magnus Lilja6eeb6f72009-07-01 01:07:55 +02001/*
2 * (C) Copyright 2008 Magnus Lilja <lilja.magnus@gmail.com>
3 *
4 * (C) Copyright 2004
5 * Texas Instruments.
6 * Richard Woodruff <r-woodruff2@ti.com>
7 * Kshitij Gupta <kshitij@ti.com>
8 *
9 * Configuration settings for the Freescale i.MX31 PDK board.
10 *
11 * See file CREDITS for list of people who contributed to this
12 * project.
13 *
14 * This program is free software; you can redistribute it and/or
15 * modify it under the terms of the GNU General Public License as
16 * published by the Free Software Foundation; either version 2 of
17 * the License, or (at your option) any later version.
18 *
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 * GNU General Public License for more details.
23 *
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, write to the Free Software
26 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27 * MA 02111-1307 USA
28 */
29
30#ifndef __CONFIG_H
31#define __CONFIG_H
32
Stefano Babic78129d92011-03-14 15:43:56 +010033#include <asm/arch/imx-regs.h>
Magnus Lilja9828d352010-01-17 17:46:11 +010034
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020035/* High Level Configuration Options */
Fabio Estevam7fa7df32011-04-26 11:04:37 +000036#define CONFIG_ARM1136 /* This is an arm1136 CPU core */
37#define CONFIG_MX31 /* in a mx31 */
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020038#define CONFIG_MX31_HCLK_FREQ 26000000
39#define CONFIG_MX31_CLK32 32768
40
41#define CONFIG_DISPLAY_CPUINFO
42#define CONFIG_DISPLAY_BOARDINFO
43
Fabio Estevam7fa7df32011-04-26 11:04:37 +000044#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
45#define CONFIG_SETUP_MEMORY_TAGS
46#define CONFIG_INITRD_TAG
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020047
Fabio Estevam01bc4b42011-09-22 08:07:14 +000048#define CONFIG_MACH_TYPE MACH_TYPE_MX31_3DS
49
Magnus Lilja24f8b412009-07-04 10:31:24 +020050#if defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020051#define CONFIG_SKIP_LOWLEVEL_INIT
Magnus Lilja24f8b412009-07-04 10:31:24 +020052#endif
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020053
54/*
55 * Size of malloc() pool
56 */
Magnus Lilja9828d352010-01-17 17:46:11 +010057#define CONFIG_SYS_MALLOC_LEN (2*CONFIG_ENV_SIZE + 2 * 128 * 1024)
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020058
59/*
60 * Hardware drivers
61 */
62
Fabio Estevam7fa7df32011-04-26 11:04:37 +000063#define CONFIG_MXC_UART
Stefano Babic1ca47d92011-11-22 15:22:39 +010064#define CONFIG_MXC_UART_BASE UART1_BASE
Fabio Estevam5e4f3802011-04-10 08:17:50 +000065#define CONFIG_HW_WATCHDOG
Stefano Babic5fed0b82011-09-07 10:51:43 +000066#define CONFIG_MXC_GPIO
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020067
Fabio Estevam7fa7df32011-04-26 11:04:37 +000068#define CONFIG_HARD_SPI
69#define CONFIG_MXC_SPI
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020070#define CONFIG_DEFAULT_SPI_BUS 1
Stefano Babic4c596992010-08-23 20:41:19 +020071#define CONFIG_DEFAULT_SPI_MODE (SPI_MODE_0 | SPI_CS_HIGH)
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020072
Stefano Babic3d4088e2011-10-08 11:04:22 +020073/* PMIC Controller */
74#define CONFIG_PMIC
75#define CONFIG_PMIC_SPI
76#define CONFIG_PMIC_FSL
Stefano Babice0432032010-04-16 17:11:19 +020077#define CONFIG_FSL_PMIC_BUS 1
78#define CONFIG_FSL_PMIC_CS 2
79#define CONFIG_FSL_PMIC_CLK 1000000
Stefano Babic4c596992010-08-23 20:41:19 +020080#define CONFIG_FSL_PMIC_MODE (SPI_MODE_0 | SPI_CS_HIGH)
Stefano Babic3d4088e2011-10-08 11:04:22 +020081#define CONFIG_FSL_PMIC_BITLEN 32
Fabio Estevam3f8d1782011-10-24 06:44:15 +000082#define CONFIG_RTC_MC13XXX
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020083
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020084/* allow to overwrite serial and ethaddr */
85#define CONFIG_ENV_OVERWRITE
86#define CONFIG_CONS_INDEX 1
87#define CONFIG_BAUDRATE 115200
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020088
89/***********************************************************
90 * Command definition
91 ***********************************************************/
92
93#include <config_cmd_default.h>
94
95#define CONFIG_CMD_MII
96#define CONFIG_CMD_PING
Fabio Estevam62755132011-06-15 03:36:23 +000097#define CONFIG_CMD_DHCP
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020098#define CONFIG_CMD_SPI
99#define CONFIG_CMD_DATE
Magnus Lilja9828d352010-01-17 17:46:11 +0100100#define CONFIG_CMD_NAND
Fabio Estevam180496b2012-04-23 06:31:18 +0000101#define CONFIG_CMD_BOOTZ
Magnus Lilja6eeb6f72009-07-01 01:07:55 +0200102
103/*
104 * Disabled due to compilation errors in cmd_bootm.c (IMLS seems to require
105 * that CFG_NO_FLASH is undefined).
106 */
107#undef CONFIG_CMD_IMLS
108
Helmut Raigerd5a184b2011-10-20 04:19:47 +0000109#define CONFIG_BOARD_LATE_INIT
Fabio Estevam5e4f3802011-04-10 08:17:50 +0000110
Magnus Lilja6eeb6f72009-07-01 01:07:55 +0200111#define CONFIG_BOOTDELAY 3
112
113#define CONFIG_EXTRA_ENV_SETTINGS \
114 "bootargs_base=setenv bootargs console=ttymxc0,115200\0" \
115 "bootargs_nfs=setenv bootargs $(bootargs) root=/dev/nfs " \
116 "ip=dhcp nfsroot=$(serverip):$(nfsrootfs),v3,tcp\0" \
117 "bootcmd=run bootcmd_net\0" \
118 "bootcmd_net=run bootargs_base bootargs_mtd bootargs_nfs; " \
Magnus Lilja9828d352010-01-17 17:46:11 +0100119 "tftpboot 0x81000000 uImage-mx31; bootm\0" \
120 "prg_uboot=tftpboot 0x81000000 u-boot-nand.bin; " \
121 "nand erase 0x0 0x40000; " \
122 "nand write 0x81000000 0x0 0x40000\0"
Magnus Lilja6eeb6f72009-07-01 01:07:55 +0200123
Fabio Estevam7fa7df32011-04-26 11:04:37 +0000124#define CONFIG_SMC911X
Ben Warrenfbfdd3a2009-07-20 22:01:11 -0700125#define CONFIG_SMC911X_BASE 0xB6000000
Fabio Estevam7fa7df32011-04-26 11:04:37 +0000126#define CONFIG_SMC911X_32_BIT
Magnus Lilja6eeb6f72009-07-01 01:07:55 +0200127
128/*
129 * Miscellaneous configurable options
130 */
131#define CONFIG_SYS_LONGHELP /* undef to save memory */
Fabio Estevam0cf0fde2011-09-15 13:18:23 +0000132#define CONFIG_SYS_PROMPT "MX31PDK U-Boot > "
Magnus Lilja6eeb6f72009-07-01 01:07:55 +0200133#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
134/* Print Buffer Size */
135#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
136 sizeof(CONFIG_SYS_PROMPT)+16)
137/* max number of command args */
138#define CONFIG_SYS_MAXARGS 16
139/* Boot Argument Buffer Size */
140#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
141
142/* memtest works on */
143#define CONFIG_SYS_MEMTEST_START 0x80000000
Fabio Estevam4fc03742012-02-09 14:25:07 +0000144#define CONFIG_SYS_MEMTEST_END 0x80010000
Magnus Lilja6eeb6f72009-07-01 01:07:55 +0200145
146/* default load address */
147#define CONFIG_SYS_LOAD_ADDR 0x81000000
148
149#define CONFIG_SYS_HZ 1000
150
Fabio Estevam7fa7df32011-04-26 11:04:37 +0000151#define CONFIG_CMDLINE_EDITING
Magnus Lilja6eeb6f72009-07-01 01:07:55 +0200152
153/*-----------------------------------------------------------------------
Magnus Lilja6eeb6f72009-07-01 01:07:55 +0200154 * Physical Memory Map
155 */
156#define CONFIG_NR_DRAM_BANKS 1
157#define PHYS_SDRAM_1 CSD0_BASE
158#define PHYS_SDRAM_1_SIZE (128 * 1024 * 1024)
Fabio Estevam7fa7df32011-04-26 11:04:37 +0000159#define CONFIG_BOARD_EARLY_INIT_F
Magnus Lilja6eeb6f72009-07-01 01:07:55 +0200160
Fabio Estevam66a8b4d2011-02-09 01:17:55 +0000161#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
162#define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
163#define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
Fabio Estevame072a8a2011-07-04 09:29:46 +0000164#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
165 GENERATED_GBL_DATA_SIZE)
166#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
167 CONFIG_SYS_GBL_DATA_OFFSET)
Fabio Estevam66a8b4d2011-02-09 01:17:55 +0000168
Magnus Lilja6eeb6f72009-07-01 01:07:55 +0200169/*-----------------------------------------------------------------------
170 * FLASH and environment organization
171 */
172/* No NOR flash present */
Fabio Estevam7fa7df32011-04-26 11:04:37 +0000173#define CONFIG_SYS_NO_FLASH
Magnus Lilja6eeb6f72009-07-01 01:07:55 +0200174
Fabio Estevam7fa7df32011-04-26 11:04:37 +0000175#define CONFIG_ENV_IS_IN_NAND
Magnus Lilja9828d352010-01-17 17:46:11 +0100176#define CONFIG_ENV_OFFSET 0x40000
177#define CONFIG_ENV_OFFSET_REDUND 0x60000
178#define CONFIG_ENV_SIZE (128 * 1024)
Magnus Lilja6eeb6f72009-07-01 01:07:55 +0200179
Magnus Lilja9828d352010-01-17 17:46:11 +0100180/*
181 * NAND driver
182 */
183#define CONFIG_NAND_MXC
184#define CONFIG_MXC_NAND_REGS_BASE NFC_BASE_ADDR
185#define CONFIG_SYS_MAX_NAND_DEVICE 1
186#define CONFIG_SYS_NAND_BASE NFC_BASE_ADDR
187#define CONFIG_MXC_NAND_HWECC
188#define CONFIG_SYS_NAND_LARGEPAGE
Magnus Lilja6eeb6f72009-07-01 01:07:55 +0200189
Magnus Lilja24f8b412009-07-04 10:31:24 +0200190/* NAND configuration for the NAND_SPL */
191
192/* Start copying real U-boot from the second page */
193#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x800
194#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x30000
195/* Load U-Boot to this address */
196#define CONFIG_SYS_NAND_U_BOOT_DST 0x87f00000
197#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
198
199#define CONFIG_SYS_NAND_PAGE_SIZE 0x800
200#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
201#define CONFIG_SYS_NAND_PAGE_COUNT 64
202#define CONFIG_SYS_NAND_SIZE (256 * 1024 * 1024)
203#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
204
205
206/* Configuration of lowlevel_init.S (clocks and SDRAM) */
207#define CCM_CCMR_SETUP 0x074B0BF5
208#define CCM_PDR0_SETUP_532MHZ (PDR0_CSI_PODF(0x1ff) | PDR0_PER_PODF(7) | \
209 PDR0_HSP_PODF(3) | PDR0_NFC_PODF(5) | \
210 PDR0_IPG_PODF(1) | PDR0_MAX_PODF(3) | \
211 PDR0_MCU_PODF(0))
212#define CCM_MPCTL_SETUP_532MHZ (PLL_PD(0) | PLL_MFD(51) | PLL_MFI(10) | \
213 PLL_MFN(12))
214
215#define ESDMISC_MDDR_SETUP 0x00000004
216#define ESDMISC_MDDR_RESET_DL 0x0000000c
217#define ESDCFG0_MDDR_SETUP 0x006ac73a
218
219#define ESDCTL_ROW_COL (ESDCTL_SDE | ESDCTL_ROW(2) | ESDCTL_COL(2))
220#define ESDCTL_SETTINGS (ESDCTL_ROW_COL | ESDCTL_SREFR(3) | \
221 ESDCTL_DSIZ(2) | ESDCTL_BL(1))
222#define ESDCTL_PRECHARGE (ESDCTL_ROW_COL | ESDCTL_CMD_PRECHARGE)
223#define ESDCTL_AUTOREFRESH (ESDCTL_ROW_COL | ESDCTL_CMD_AUTOREFRESH)
224#define ESDCTL_LOADMODEREG (ESDCTL_ROW_COL | ESDCTL_CMD_LOADMODEREG)
225#define ESDCTL_RW ESDCTL_SETTINGS
226
Magnus Lilja6eeb6f72009-07-01 01:07:55 +0200227#endif /* __CONFIG_H */