blob: 7c34df48b8719d3ffd459960c9558ce104f85a31 [file] [log] [blame]
Eugen Hristev860d8ba2018-07-06 11:15:10 +03001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Copyright (C) 2018 Microchip Technology, Inc.
4 * Eugen Hristev <eugen.hristev@microchip.com>
5 */
6
7#include <common.h>
8#include <debug_uart.h>
Simon Glassa7b51302019-11-14 12:57:46 -07009#include <init.h>
Eugen Hristev860d8ba2018-07-06 11:15:10 +030010#include <asm/io.h>
11#include <asm/arch/at91_common.h>
12#include <asm/arch/atmel_pio4.h>
13#include <asm/arch/atmel_mpddrc.h>
14#include <asm/arch/atmel_sdhci.h>
15#include <asm/arch/clk.h>
16#include <asm/arch/gpio.h>
17#include <asm/arch/sama5d2.h>
18
19DECLARE_GLOBAL_DATA_PTR;
20
21int board_late_init(void)
22{
23 return 0;
24}
25
26#ifdef CONFIG_DEBUG_UART_BOARD_INIT
27static void board_uart0_hw_init(void)
28{
29 atmel_pio4_set_c_periph(AT91_PIO_PORTB, 26, ATMEL_PIO_PUEN_MASK); /* URXD0 */
30 atmel_pio4_set_c_periph(AT91_PIO_PORTB, 27, 0); /* UTXD0 */
31
32 at91_periph_clk_enable(ATMEL_ID_UART0);
33}
34
35void board_debug_uart_init(void)
36{
37 board_uart0_hw_init();
38}
39#endif
40
41int board_early_init_f(void)
42{
43#ifdef CONFIG_DEBUG_UART
44 debug_uart_init();
45#endif
46 return 0;
47}
48
49int board_init(void)
50{
51 /* address of boot parameters */
52 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
53
54 return 0;
55}
56
57int dram_init(void)
58{
59 gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
60 CONFIG_SYS_SDRAM_SIZE);
61 return 0;
62}
63
64#define MAC24AA_MAC_OFFSET 0xfa
65
66int misc_init_r(void)
67{
68#ifdef CONFIG_I2C_EEPROM
69 at91_set_ethaddr(MAC24AA_MAC_OFFSET);
70#endif
71 return 0;
72}
73
74/* SPL */
75#ifdef CONFIG_SPL_BUILD
76
Eugen Hristev584596e2019-05-03 16:24:21 +030077/* must set PB25 low to enable the CAN transceivers */
78static void board_can_stdby_dis(void)
79{
80 atmel_pio4_set_pio_output(AT91_PIO_PORTB, 25, 0);
81}
82
Eugen Hristevec11d892019-05-03 16:26:53 +030083static void board_leds_init(void)
84{
85 atmel_pio4_set_pio_output(AT91_PIO_PORTB, 0, 0); /* RED */
86 atmel_pio4_set_pio_output(AT91_PIO_PORTB, 1, 1); /* GREEN */
87 atmel_pio4_set_pio_output(AT91_PIO_PORTA, 31, 0); /* BLUE */
88}
89
Eugen Hristev50736162019-05-03 15:56:44 +030090/* deassert reset lines for external periph in case of warm reboot */
91static void board_reset_additional_periph(void)
92{
93 atmel_pio4_set_pio_output(AT91_PIO_PORTB, 16, 0); /* LAN9252_RST */
94 atmel_pio4_set_pio_output(AT91_PIO_PORTC, 2, 0); /* HSIC_RST */
95 atmel_pio4_set_pio_output(AT91_PIO_PORTC, 17, 0); /* USB2534_RST */
96 atmel_pio4_set_pio_output(AT91_PIO_PORTD, 4, 0); /* KSZ8563_RST */
97}
98
99static void board_start_additional_periph(void)
100{
101 atmel_pio4_set_pio_output(AT91_PIO_PORTB, 16, 1); /* LAN9252_RST */
102 atmel_pio4_set_pio_output(AT91_PIO_PORTC, 2, 1); /* HSIC_RST */
103 atmel_pio4_set_pio_output(AT91_PIO_PORTC, 17, 1); /* USB2534_RST */
104 atmel_pio4_set_pio_output(AT91_PIO_PORTD, 4, 1); /* KSZ8563_RST */
105}
106
Eugen Hristev860d8ba2018-07-06 11:15:10 +0300107#ifdef CONFIG_SD_BOOT
108void spl_mmc_init(void)
109{
110 atmel_pio4_set_a_periph(AT91_PIO_PORTA, 1, 0); /* CMD */
111 atmel_pio4_set_a_periph(AT91_PIO_PORTA, 2, 0); /* DAT0 */
112 atmel_pio4_set_a_periph(AT91_PIO_PORTA, 3, 0); /* DAT1 */
113 atmel_pio4_set_a_periph(AT91_PIO_PORTA, 4, 0); /* DAT2 */
114 atmel_pio4_set_a_periph(AT91_PIO_PORTA, 5, 0); /* DAT3 */
115 atmel_pio4_set_a_periph(AT91_PIO_PORTA, 0, 0); /* CK */
116 atmel_pio4_set_a_periph(AT91_PIO_PORTA, 13, 0); /* CD */
117
118 at91_periph_clk_enable(ATMEL_ID_SDMMC0);
119}
120#endif
121
122void spl_board_init(void)
123{
124#ifdef CONFIG_SD_BOOT
125 spl_mmc_init();
126#endif
Eugen Hristev50736162019-05-03 15:56:44 +0300127 board_reset_additional_periph();
Eugen Hristev584596e2019-05-03 16:24:21 +0300128 board_can_stdby_dis();
Eugen Hristevec11d892019-05-03 16:26:53 +0300129 board_leds_init();
Eugen Hristev860d8ba2018-07-06 11:15:10 +0300130}
131
132void spl_display_print(void)
133{
Eugen Hristev50736162019-05-03 15:56:44 +0300134}
135
136void spl_board_prepare_for_boot(void)
137{
138 board_start_additional_periph();
Eugen Hristev860d8ba2018-07-06 11:15:10 +0300139}
140
141static void ddrc_conf(struct atmel_mpddrc_config *ddrc)
142{
143 ddrc->md = (ATMEL_MPDDRC_MD_DBW_32_BITS | ATMEL_MPDDRC_MD_DDR3_SDRAM);
144
145 ddrc->cr = (ATMEL_MPDDRC_CR_NC_COL_10 |
146 ATMEL_MPDDRC_CR_NR_ROW_14 |
147 ATMEL_MPDDRC_CR_CAS_DDR_CAS5 |
148 ATMEL_MPDDRC_CR_DIC_DS |
149 ATMEL_MPDDRC_CR_NB_8BANKS |
150 ATMEL_MPDDRC_CR_DECOD_INTERLEAVED |
151 ATMEL_MPDDRC_CR_UNAL_SUPPORTED);
152
153 ddrc->rtr = 0x298;
154
155 ddrc->tpr0 = ((6 << ATMEL_MPDDRC_TPR0_TRAS_OFFSET) |
156 (3 << ATMEL_MPDDRC_TPR0_TRCD_OFFSET) |
157 (3 << ATMEL_MPDDRC_TPR0_TWR_OFFSET) |
158 (9 << ATMEL_MPDDRC_TPR0_TRC_OFFSET) |
159 (3 << ATMEL_MPDDRC_TPR0_TRP_OFFSET) |
160 (4 << ATMEL_MPDDRC_TPR0_TRRD_OFFSET) |
161 (4 << ATMEL_MPDDRC_TPR0_TWTR_OFFSET) |
162 (4 << ATMEL_MPDDRC_TPR0_TMRD_OFFSET));
163
164 ddrc->tpr1 = ((27 << ATMEL_MPDDRC_TPR1_TRFC_OFFSET) |
165 (29 << ATMEL_MPDDRC_TPR1_TXSNR_OFFSET) |
166 (0 << ATMEL_MPDDRC_TPR1_TXSRD_OFFSET) |
167 (10 << ATMEL_MPDDRC_TPR1_TXP_OFFSET));
168
169 ddrc->tpr2 = ((0 << ATMEL_MPDDRC_TPR2_TXARD_OFFSET) |
170 (0 << ATMEL_MPDDRC_TPR2_TXARDS_OFFSET) |
171 (0 << ATMEL_MPDDRC_TPR2_TRPA_OFFSET) |
172 (4 << ATMEL_MPDDRC_TPR2_TRTP_OFFSET) |
173 (7 << ATMEL_MPDDRC_TPR2_TFAW_OFFSET));
174}
175
176void mem_init(void)
177{
178 struct at91_pmc *pmc = (struct at91_pmc *)ATMEL_BASE_PMC;
179 struct atmel_mpddr *mpddrc = (struct atmel_mpddr *)ATMEL_BASE_MPDDRC;
180 struct atmel_mpddrc_config ddrc_config;
181 u32 reg;
182
183 ddrc_conf(&ddrc_config);
184
185 at91_periph_clk_enable(ATMEL_ID_MPDDRC);
186 writel(AT91_PMC_DDR, &pmc->scer);
187
188 reg = readl(&mpddrc->io_calibr);
189 reg &= ~ATMEL_MPDDRC_IO_CALIBR_RDIV;
190 reg |= ATMEL_MPDDRC_IO_CALIBR_DDR3_RZQ_55;
191 reg &= ~ATMEL_MPDDRC_IO_CALIBR_TZQIO;
192 reg |= ATMEL_MPDDRC_IO_CALIBR_TZQIO_(100);
193 writel(reg, &mpddrc->io_calibr);
194
195 writel(ATMEL_MPDDRC_RD_DATA_PATH_SHIFT_ONE_CYCLE,
196 &mpddrc->rd_data_path);
197
198 ddr3_init(ATMEL_BASE_MPDDRC, ATMEL_BASE_DDRCS, &ddrc_config);
199
200 writel(0x5355, &mpddrc->cal_mr4);
201 writel(64, &mpddrc->tim_cal);
202}
203
204void at91_pmc_init(void)
205{
206 u32 tmp;
207
208 /*
209 * while coming from the ROM code, we run on PLLA @ 492 MHz / 164 MHz
210 * so we need to slow down and configure MCKR accordingly.
211 * This is why we have a special flavor of the switching function.
212 */
213 tmp = AT91_PMC_MCKR_PLLADIV_2 |
214 AT91_PMC_MCKR_MDIV_3 |
215 AT91_PMC_MCKR_CSS_MAIN;
216 at91_mck_init_down(tmp);
217
218 tmp = AT91_PMC_PLLAR_29 |
219 AT91_PMC_PLLXR_PLLCOUNT(0x3f) |
220 AT91_PMC_PLLXR_MUL(82) |
221 AT91_PMC_PLLXR_DIV(1);
222 at91_plla_init(tmp);
223
224 tmp = AT91_PMC_MCKR_H32MXDIV |
225 AT91_PMC_MCKR_PLLADIV_2 |
226 AT91_PMC_MCKR_MDIV_3 |
227 AT91_PMC_MCKR_CSS_PLLA;
228 at91_mck_init(tmp);
229}
230#endif