blob: 2d77ee51ce5b0e9fa85beed92cd48b0f0800af33 [file] [log] [blame]
Arseniy Krasnov55842b42024-02-11 01:39:27 +03001// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2/*
3 * Amlogic Meson Nand Flash Controller Driver
4 *
5 * Copyright (c) 2018 Amlogic, inc.
6 * Author: Liang Yang <liang.yang@amlogic.com>
7 *
8 * Copyright (c) 2023 SaluteDevices, Inc.
9 * Author: Arseniy Krasnov <avkrasnov@salutedevices.com>
10 */
11
Arseniy Krasnov55842b42024-02-11 01:39:27 +030012#include <nand.h>
13#include <asm/io.h>
14#include <dm.h>
15#include <dm/device_compat.h>
16#include <dm/ofnode.h>
17#include <dm/uclass.h>
18#include <linux/bug.h>
19#include <linux/clk-provider.h>
20#include <linux/delay.h>
21#include <linux/dma-mapping.h>
22#include <linux/iopoll.h>
23#include <linux/mtd/mtd.h>
24#include <linux/mtd/rawnand.h>
25#include <linux/sizes.h>
26
27#define NFC_CMD_IDLE (0xc << 14)
28#define NFC_CMD_CLE (0x5 << 14)
29#define NFC_CMD_ALE (0x6 << 14)
30#define NFC_CMD_DWR (0x4 << 14)
31#define NFC_CMD_DRD (0x8 << 14)
32#define NFC_CMD_ADL ((0 << 16) | (3 << 20))
33#define NFC_CMD_ADH ((1 << 16) | (3 << 20))
34#define NFC_CMD_AIL ((2 << 16) | (3 << 20))
35#define NFC_CMD_AIH ((3 << 16) | (3 << 20))
36#define NFC_CMD_SEED ((8 << 16) | (3 << 20))
37#define NFC_CMD_M2N ((0 << 17) | (2 << 20))
38#define NFC_CMD_N2M ((1 << 17) | (2 << 20))
39#define NFC_CMD_RB BIT(20)
40#define NFC_CMD_SCRAMBLER_ENABLE BIT(19)
41#define NFC_CMD_SCRAMBLER_DISABLE 0
42#define NFC_CMD_SHORTMODE_DISABLE 0
43#define NFC_CMD_RB_INT BIT(14)
44#define NFC_CMD_RB_INT_NO_PIN ((0xb << 10) | BIT(18) | BIT(16))
45
46#define NFC_CMD_GET_SIZE(x) (((x) >> 22) & GENMASK(4, 0))
47
48#define NFC_REG_CMD 0x00
49#define NFC_REG_CFG 0x04
50#define NFC_REG_DADR 0x08
51#define NFC_REG_IADR 0x0c
52#define NFC_REG_BUF 0x10
53#define NFC_REG_INFO 0x14
54#define NFC_REG_DC 0x18
55#define NFC_REG_ADR 0x1c
56#define NFC_REG_DL 0x20
57#define NFC_REG_DH 0x24
58#define NFC_REG_CADR 0x28
59#define NFC_REG_SADR 0x2c
60#define NFC_REG_PINS 0x30
61#define NFC_REG_VER 0x38
62
63#define CMDRWGEN(cmd_dir, ran, bch, short_mode, page_size, pages) \
64 ( \
65 (cmd_dir) | \
66 (ran) | \
67 ((bch) << 14) | \
68 ((short_mode) << 13) | \
69 (((page_size) & 0x7f) << 6) | \
70 ((pages) & 0x3f) \
71 )
72
73#define GENCMDDADDRL(adl, addr) ((adl) | ((addr) & 0xffff))
74#define GENCMDDADDRH(adh, addr) ((adh) | (((addr) >> 16) & 0xffff))
75#define GENCMDIADDRL(ail, addr) ((ail) | ((addr) & 0xffff))
76#define GENCMDIADDRH(aih, addr) ((aih) | (((addr) >> 16) & 0xffff))
77
78#define DMA_DIR(dir) ((dir) ? NFC_CMD_N2M : NFC_CMD_M2N)
79
80#define ECC_CHECK_RETURN_FF -1
81
82#define NAND_CE0 (0xe << 10)
83#define NAND_CE1 (0xd << 10)
84
85#define DMA_BUSY_TIMEOUT_US 1000000
86#define CMD_DRAIN_TIMEOUT_US 1000
87#define ECC_POLL_TIMEOUT_US 15
88
89#define MAX_CE_NUM 2
90
91/* eMMC clock register, misc control */
92#define CLK_SELECT_NAND BIT(31)
93#define CLK_ALWAYS_ON_NAND BIT(24)
94#define CLK_ENABLE_VALUE 0x245
95
96#define DIRREAD 1
97#define DIRWRITE 0
98
99#define ECC_PARITY_BCH8_512B 14
100#define ECC_COMPLETE BIT(31)
101#define ECC_ERR_CNT(x) (((x) >> 24) & GENMASK(5, 0))
102#define ECC_ZERO_CNT(x) (((x) >> 16) & GENMASK(5, 0))
103#define ECC_UNCORRECTABLE 0x3f
104
105#define PER_INFO_BYTE 8
106
107#define NFC_SEND_CMD(host, cmd) \
108 (writel((cmd), (host)->reg_base + NFC_REG_CMD))
109
110#define NFC_GET_CMD(host) \
111 (readl((host)->reg_base + NFC_REG_CMD))
112
113#define NFC_CMDFIFO_SIZE(host) ((NFC_GET_CMD((host)) >> 22) & GENMASK(4, 0))
114
115#define NFC_CMD_MAKE_IDLE(ce, delay) ((ce) | NFC_CMD_IDLE | ((delay) & 0x3ff))
116#define NFC_CMD_MAKE_DRD(ce, size) ((ce) | NFC_CMD_DRD | (size))
117#define NFC_CMD_MAKE_DWR(ce, data) ((ce) | NFC_CMD_DWR | ((data) & 0xff))
118#define NFC_CMD_MAKE_CLE(ce, cmd_val) ((ce) | NFC_CMD_CLE | ((cmd_val) & 0xff))
119#define NFC_CMD_MAKE_ALE(ce, addr) ((ce) | NFC_CMD_ALE | ((addr) & 0xff))
120
121#define NAND_TWB_TIME_CYCLE 10
122
123#define NFC_DEV_READY_TICK_MAX 5000
124
125/* Both values are recommended by vendor, as the most
126 * tested with almost all SLC NAND flash. Second value
127 * could be calculated dynamically from timing parameters,
128 * but we need both values for initial start of the NAND
129 * controller (e.g. before NAND subsystem processes timings),
130 * so use hardcoded constants.
131 */
132#define NFC_DEFAULT_BUS_CYCLE 6
133#define NFC_DEFAULT_BUS_TIMING 7
134
135#define NFC_SEED_OFFSET 0xc2
136#define NFC_SEED_MASK 0x7fff
137
138#define DMA_ADDR_ALIGN 8
139
140struct meson_nfc_nand_chip {
141 struct list_head node;
142 struct nand_chip nand;
143
144 u32 bch_mode;
145 u8 *data_buf;
146 __le64 *info_buf;
147 u32 nsels;
148 u8 sels[];
149};
150
151struct meson_nfc_param {
152 u32 chip_select;
153 u32 rb_select;
154};
155
156struct meson_nfc {
157 void __iomem *reg_base;
158 void __iomem *reg_clk;
159 struct list_head chips;
160 struct meson_nfc_param param;
161 struct udevice *dev;
162 dma_addr_t daddr;
163 dma_addr_t iaddr;
164 u32 data_bytes;
165 u32 info_bytes;
166 u64 assigned_cs;
167};
168
169struct meson_nand_ecc {
170 u32 bch;
171 u32 strength;
172 u32 size;
173};
174
175enum {
176 NFC_ECC_BCH8_512 = 1,
177 NFC_ECC_BCH8_1K,
178 NFC_ECC_BCH24_1K,
179 NFC_ECC_BCH30_1K,
180 NFC_ECC_BCH40_1K,
181 NFC_ECC_BCH50_1K,
182 NFC_ECC_BCH60_1K,
183};
184
185#define MESON_ECC_DATA(b, s, sz) { .bch = (b), .strength = (s), .size = (sz) }
186
187static struct meson_nand_ecc meson_ecc[] = {
188 MESON_ECC_DATA(NFC_ECC_BCH8_512, 8, 512),
189 MESON_ECC_DATA(NFC_ECC_BCH8_1K, 8, 1024),
190};
191
192static int meson_nand_calc_ecc_bytes(int step_size, int strength)
193{
194 int ecc_bytes;
195
196 if (step_size == 512 && strength == 8)
197 return ECC_PARITY_BCH8_512B;
198
199 ecc_bytes = DIV_ROUND_UP(strength * fls(step_size * 8), 8);
200 ecc_bytes = ALIGN(ecc_bytes, 2);
201
202 return ecc_bytes;
203}
204
205static struct meson_nfc_nand_chip *to_meson_nand(struct nand_chip *nand)
206{
207 return container_of(nand, struct meson_nfc_nand_chip, nand);
208}
209
210static void meson_nfc_nand_select_chip(struct mtd_info *mtd, int chip)
211{
212 struct nand_chip *nand = mtd_to_nand(mtd);
213 struct meson_nfc_nand_chip *meson_chip = to_meson_nand(nand);
214 struct meson_nfc *nfc = nand_get_controller_data(nand);
215
216 nfc->param.chip_select = meson_chip->sels[chip] ? NAND_CE1 : NAND_CE0;
217}
218
219static void meson_nfc_cmd_idle(struct meson_nfc *nfc, u32 time)
220{
221 writel(NFC_CMD_MAKE_IDLE(nfc->param.chip_select, time),
222 nfc->reg_base + NFC_REG_CMD);
223}
224
225static void meson_nfc_cmd_seed(const struct meson_nfc *nfc, u32 seed)
226{
227 writel(NFC_CMD_SEED | (NFC_SEED_OFFSET + (seed & NFC_SEED_MASK)),
228 nfc->reg_base + NFC_REG_CMD);
229}
230
Arseniy Krasnov6f95fea2024-08-26 16:17:09 +0300231static void meson_nfc_cmd_access(struct nand_chip *nand, bool raw, bool dir, int page)
Arseniy Krasnov55842b42024-02-11 01:39:27 +0300232{
233 struct mtd_info *mtd = nand_to_mtd(nand);
234 const struct meson_nfc *nfc = nand_get_controller_data(mtd_to_nand(mtd));
235 const struct meson_nfc_nand_chip *meson_chip = to_meson_nand(nand);
236 u32 bch = meson_chip->bch_mode, cmd;
237 int len = mtd->writesize, pagesize, pages;
Arseniy Krasnov6f95fea2024-08-26 16:17:09 +0300238 unsigned int scrambler;
239
240 if (nand->options & NAND_NEED_SCRAMBLING)
241 scrambler = NFC_CMD_SCRAMBLER_ENABLE;
242 else
243 scrambler = NFC_CMD_SCRAMBLER_DISABLE;
Arseniy Krasnov55842b42024-02-11 01:39:27 +0300244
245 pagesize = nand->ecc.size;
246
247 if (raw) {
248 len = mtd->writesize + mtd->oobsize;
249 cmd = len | scrambler | DMA_DIR(dir);
250 writel(cmd, nfc->reg_base + NFC_REG_CMD);
251 return;
252 }
253
254 pages = len / nand->ecc.size;
255
256 cmd = CMDRWGEN(DMA_DIR(dir), scrambler, bch,
257 NFC_CMD_SHORTMODE_DISABLE, pagesize, pages);
258
Arseniy Krasnov6f95fea2024-08-26 16:17:09 +0300259 if (scrambler == NFC_CMD_SCRAMBLER_ENABLE)
260 meson_nfc_cmd_seed(nfc, page);
261
Arseniy Krasnov55842b42024-02-11 01:39:27 +0300262 writel(cmd, nfc->reg_base + NFC_REG_CMD);
263}
264
265static void meson_nfc_drain_cmd(struct meson_nfc *nfc)
266{
267 /*
268 * Insert two commands to make sure all valid commands are finished.
269 *
270 * The Nand flash controller is designed as two stages pipleline -
271 * a) fetch and b) execute.
272 * There might be cases when the driver see command queue is empty,
273 * but the Nand flash controller still has two commands buffered,
274 * one is fetched into NFC request queue (ready to run), and another
275 * is actively executing. So pushing 2 "IDLE" commands guarantees that
276 * the pipeline is emptied.
277 */
278 meson_nfc_cmd_idle(nfc, 0);
279 meson_nfc_cmd_idle(nfc, 0);
280}
281
282static int meson_nfc_wait_cmd_finish(const struct meson_nfc *nfc,
283 unsigned int timeout_us)
284{
285 u32 cmd_size = 0;
286
287 /* wait cmd fifo is empty */
288 return readl_relaxed_poll_timeout(nfc->reg_base + NFC_REG_CMD, cmd_size,
289 !NFC_CMD_GET_SIZE(cmd_size),
290 timeout_us);
291}
292
293static int meson_nfc_wait_dma_finish(struct meson_nfc *nfc)
294{
295 meson_nfc_drain_cmd(nfc);
296
297 return meson_nfc_wait_cmd_finish(nfc, DMA_BUSY_TIMEOUT_US);
298}
299
300static u8 *meson_nfc_oob_ptr(struct nand_chip *nand, int i)
301{
302 const struct meson_nfc_nand_chip *meson_chip = to_meson_nand(nand);
303 int len;
304
305 len = nand->ecc.size * (i + 1) + (nand->ecc.bytes + 2) * i;
306
307 return meson_chip->data_buf + len;
308}
309
310static u8 *meson_nfc_data_ptr(struct nand_chip *nand, int i)
311{
312 const struct meson_nfc_nand_chip *meson_chip = to_meson_nand(nand);
313 int len, temp;
314
315 temp = nand->ecc.size + nand->ecc.bytes;
316 len = (temp + 2) * i;
317
318 return meson_chip->data_buf + len;
319}
320
321static void meson_nfc_get_data_oob(struct nand_chip *nand,
322 u8 *buf, u8 *oobbuf)
323{
324 u8 *dsrc, *osrc;
325 int i, oob_len;
326
327 oob_len = nand->ecc.bytes + 2;
328 for (i = 0; i < nand->ecc.steps; i++) {
329 if (buf) {
330 dsrc = meson_nfc_data_ptr(nand, i);
331 memcpy(buf, dsrc, nand->ecc.size);
332 buf += nand->ecc.size;
333 }
334
335 if (oobbuf) {
336 osrc = meson_nfc_oob_ptr(nand, i);
337 memcpy(oobbuf, osrc, oob_len);
338 oobbuf += oob_len;
339 }
340 }
341}
342
343static void meson_nfc_set_data_oob(struct nand_chip *nand,
344 const u8 *buf, u8 *oobbuf)
345{
346 int i, oob_len;
347
348 oob_len = nand->ecc.bytes + 2;
349 for (i = 0; i < nand->ecc.steps; i++) {
350 u8 *osrc;
351
352 if (buf) {
353 u8 *dsrc;
354
355 dsrc = meson_nfc_data_ptr(nand, i);
356 memcpy(dsrc, buf, nand->ecc.size);
357 buf += nand->ecc.size;
358 }
359
360 osrc = meson_nfc_oob_ptr(nand, i);
361 memcpy(osrc, oobbuf, oob_len);
362 oobbuf += oob_len;
363 }
364}
365
366static void meson_nfc_set_user_byte(struct nand_chip *nand, const u8 *oob_buf)
367{
368 struct meson_nfc_nand_chip *meson_chip = to_meson_nand(nand);
369 int i, count;
370
371 for (i = 0, count = 0; i < nand->ecc.steps; i++, count += (2 + nand->ecc.bytes)) {
372 __le64 *info = &meson_chip->info_buf[i];
373
374 *info |= oob_buf[count];
375 *info |= oob_buf[count + 1] << 8;
376 }
377}
378
379static void meson_nfc_get_user_byte(struct nand_chip *nand, u8 *oob_buf)
380{
381 struct meson_nfc_nand_chip *meson_chip = to_meson_nand(nand);
382 int i, count;
383
384 for (i = 0, count = 0; i < nand->ecc.steps; i++, count += (2 + nand->ecc.bytes)) {
385 const __le64 *info = &meson_chip->info_buf[i];
386
387 oob_buf[count] = *info;
388 oob_buf[count + 1] = *info >> 8;
389 }
390}
391
392static int meson_nfc_ecc_correct(struct nand_chip *nand, u32 *bitflips,
393 u64 *correct_bitmap)
394{
395 struct mtd_info *mtd = nand_to_mtd(nand);
396 int ret = 0, i;
397
398 for (i = 0; i < nand->ecc.steps; i++) {
399 struct meson_nfc_nand_chip *meson_chip = to_meson_nand(nand);
400 const __le64 *info = &meson_chip->info_buf[i];
401
402 if (ECC_ERR_CNT(*info) != ECC_UNCORRECTABLE) {
403 mtd->ecc_stats.corrected += ECC_ERR_CNT(*info);
404 *bitflips = max_t(u32, *bitflips, ECC_ERR_CNT(*info));
405 *correct_bitmap |= BIT_ULL(i);
406 continue;
407 }
408
409 if ((nand->options & NAND_NEED_SCRAMBLING) &&
410 ECC_ZERO_CNT(*info) < nand->ecc.strength) {
411 mtd->ecc_stats.corrected += ECC_ZERO_CNT(*info);
412 *bitflips = max_t(u32, *bitflips,
413 ECC_ZERO_CNT(*info));
414 ret = ECC_CHECK_RETURN_FF;
415 } else {
416 ret = -EBADMSG;
417 }
418 }
419
420 return ret;
421}
422
423static int meson_nfc_dma_buffer_setup(struct nand_chip *nand, void *databuf,
424 int datalen, void *infobuf, int infolen,
425 enum dma_data_direction dir)
426{
427 struct meson_nfc *nfc = nand_get_controller_data(nand);
428 int ret;
429 u32 cmd;
430
431 nfc->daddr = dma_map_single(databuf, datalen, DMA_BIDIRECTIONAL);
432 ret = dma_mapping_error(nfc->dev, nfc->daddr);
433 if (ret)
434 return ret;
435
436 cmd = GENCMDDADDRL(NFC_CMD_ADL, nfc->daddr);
437 writel(cmd, nfc->reg_base + NFC_REG_CMD);
438
439 cmd = GENCMDDADDRH(NFC_CMD_ADH, nfc->daddr);
440 writel(cmd, nfc->reg_base + NFC_REG_CMD);
441
442 if (infobuf) {
443 nfc->iaddr = dma_map_single(infobuf, infolen,
444 DMA_BIDIRECTIONAL);
445 ret = dma_mapping_error(nfc->dev, nfc->iaddr);
446 if (ret) {
447 dma_unmap_single(nfc->daddr, datalen, dir);
448 return ret;
449 }
450
451 nfc->info_bytes = infolen;
452 cmd = GENCMDIADDRL(NFC_CMD_AIL, nfc->iaddr);
453 writel(cmd, nfc->reg_base + NFC_REG_CMD);
454
455 cmd = GENCMDIADDRH(NFC_CMD_AIH, nfc->iaddr);
456 writel(cmd, nfc->reg_base + NFC_REG_CMD);
457 }
458
459 return 0;
460}
461
462static void meson_nfc_dma_buffer_release(struct nand_chip *nand,
463 int datalen, int infolen,
464 enum dma_data_direction dir)
465{
466 struct meson_nfc *nfc = nand_get_controller_data(nand);
467
468 dma_unmap_single(nfc->daddr, datalen, dir);
469
470 if (infolen) {
471 dma_unmap_single(nfc->iaddr, infolen, dir);
472 nfc->info_bytes = 0;
473 }
474}
475
476static void meson_nfc_read_buf(struct mtd_info *mtd, u8 *buf, int size)
477{
478 struct nand_chip *nand = mtd_to_nand(mtd);
479 struct meson_nfc *nfc = nand_get_controller_data(nand);
480 struct meson_nfc_nand_chip *meson_chip = to_meson_nand(nand);
481 u8 *dma_buf;
482 int ret;
483 u32 cmd;
484
485 if ((uintptr_t)buf % DMA_ADDR_ALIGN) {
486 unsigned long tmp_addr;
487
488 dma_buf = dma_alloc_coherent(size, &tmp_addr);
489 if (!dma_buf)
490 return;
491 } else {
492 dma_buf = buf;
493 }
494
495 ret = meson_nfc_dma_buffer_setup(nand, dma_buf, size, meson_chip->info_buf,
496 PER_INFO_BYTE, DMA_FROM_DEVICE);
497 if (ret) {
498 pr_err("Failed to setup DMA buffer %p/%p\n", dma_buf,
499 meson_chip->info_buf);
500 return;
501 }
502
503 cmd = NFC_CMD_N2M | size;
504 writel(cmd, nfc->reg_base + NFC_REG_CMD);
505
506 meson_nfc_drain_cmd(nfc);
507 meson_nfc_wait_cmd_finish(nfc, CMD_DRAIN_TIMEOUT_US);
508 meson_nfc_dma_buffer_release(nand, size, PER_INFO_BYTE, DMA_FROM_DEVICE);
509
510 if (buf != dma_buf) {
511 memcpy(buf, dma_buf, size);
512 dma_free_coherent(dma_buf);
513 }
514}
515
516static void meson_nfc_write_buf(struct mtd_info *mtd, const u8 *buf, int size)
517{
518 struct nand_chip *nand = mtd_to_nand(mtd);
519 struct meson_nfc *nfc = nand_get_controller_data(nand);
520 u8 *dma_buf;
521 int ret;
522 u32 cmd;
523
524 if ((uintptr_t)buf % DMA_ADDR_ALIGN) {
525 unsigned long tmp_addr;
526
527 dma_buf = dma_alloc_coherent(size, &tmp_addr);
528 if (!dma_buf)
529 return;
530
531 memcpy(dma_buf, buf, size);
532 } else {
533 dma_buf = (u8 *)buf;
534 }
535
536 ret = meson_nfc_dma_buffer_setup(nand, (void *)dma_buf, size, NULL,
537 0, DMA_TO_DEVICE);
538 if (ret) {
539 pr_err("Failed to setup DMA buffer %p\n", dma_buf);
540 return;
541 }
542
543 cmd = NFC_CMD_M2N | size;
544 writel(cmd, nfc->reg_base + NFC_REG_CMD);
545
546 meson_nfc_drain_cmd(nfc);
547 meson_nfc_wait_cmd_finish(nfc, CMD_DRAIN_TIMEOUT_US);
548 meson_nfc_dma_buffer_release(nand, size, 0, DMA_TO_DEVICE);
549
550 if (buf != dma_buf)
551 dma_free_coherent(dma_buf);
552}
553
554static int meson_nfc_write_page_sub(struct nand_chip *nand,
555 int page, bool raw)
556{
557 const struct mtd_info *mtd = nand_to_mtd(nand);
558 struct meson_nfc_nand_chip *meson_chip = to_meson_nand(nand);
559 struct meson_nfc *nfc = nand_get_controller_data(nand);
560 int data_len, info_len;
561 int ret;
562 u32 cmd;
563
564 data_len = mtd->writesize + mtd->oobsize;
565 info_len = nand->ecc.steps * PER_INFO_BYTE;
566
567 ret = meson_nfc_dma_buffer_setup(nand, meson_chip->data_buf,
568 data_len, meson_chip->info_buf,
569 info_len, DMA_TO_DEVICE);
570 if (ret) {
571 pr_err("Failed to setup DMA buffer %p/%p\n",
572 meson_chip->data_buf, meson_chip->info_buf);
573 return ret;
574 }
575
Arseniy Krasnov6f95fea2024-08-26 16:17:09 +0300576 meson_nfc_cmd_access(nand, raw, DIRWRITE, page);
Arseniy Krasnov55842b42024-02-11 01:39:27 +0300577
578 cmd = nfc->param.chip_select | NFC_CMD_CLE | NAND_CMD_PAGEPROG;
579 writel(cmd, nfc->reg_base + NFC_REG_CMD);
580
581 meson_nfc_dma_buffer_release(nand, data_len, info_len, DMA_TO_DEVICE);
582
583 return 0;
584}
585
586static int meson_nfc_write_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
587 const u8 *buf, int oob_required, int page)
588{
589 meson_nfc_set_data_oob(chip, buf, oob_required ? chip->oob_poi : NULL);
590
591 return meson_nfc_write_page_sub(chip, page, true);
592}
593
594static int meson_nfc_write_page_hwecc(struct mtd_info *mtd, struct nand_chip *chip,
595 const u8 *buf, int oob_required, int page)
596{
597 struct meson_nfc_nand_chip *meson_chip = to_meson_nand(chip);
598
599 if (buf)
600 memcpy(meson_chip->data_buf, buf, mtd->writesize);
601
602 memset(meson_chip->info_buf, 0, chip->ecc.steps * PER_INFO_BYTE);
603
604 if (oob_required)
605 meson_nfc_set_user_byte(chip, chip->oob_poi);
606
607 return meson_nfc_write_page_sub(chip, page, false);
608}
609
610static void meson_nfc_check_ecc_pages_valid(struct meson_nfc *nfc,
611 struct nand_chip *nand, bool raw)
612{
613 struct meson_nfc_nand_chip *meson_chip = to_meson_nand(nand);
614 __le64 *info;
615 u32 neccpages;
616 int ret;
617
618 neccpages = raw ? 1 : nand->ecc.steps;
619 info = &meson_chip->info_buf[neccpages - 1];
620 do {
621 udelay(ECC_POLL_TIMEOUT_US);
622 /* info is updated by nfc dma engine*/
623 rmb();
624 invalidate_dcache_range(nfc->iaddr, nfc->iaddr + nfc->info_bytes);
625 ret = *info & ECC_COMPLETE;
626 } while (!ret);
627}
628
629static int meson_nfc_read_page_sub(struct nand_chip *nand,
630 int page, bool raw)
631{
632 struct mtd_info *mtd = nand_to_mtd(nand);
633 struct meson_nfc *nfc = nand_get_controller_data(nand);
634 struct meson_nfc_nand_chip *meson_chip = to_meson_nand(nand);
635 u32 data_len, info_len;
636 int ret;
637
638 data_len = mtd->writesize + mtd->oobsize;
639 info_len = nand->ecc.steps * PER_INFO_BYTE;
640
641 ret = meson_nfc_dma_buffer_setup(nand, meson_chip->data_buf, data_len,
642 meson_chip->info_buf, info_len,
643 DMA_FROM_DEVICE);
644 if (ret)
645 return ret;
646
Arseniy Krasnov6f95fea2024-08-26 16:17:09 +0300647 meson_nfc_cmd_access(nand, raw, DIRREAD, page);
Arseniy Krasnov55842b42024-02-11 01:39:27 +0300648
649 meson_nfc_wait_dma_finish(nfc);
650 meson_nfc_check_ecc_pages_valid(nfc, nand, raw);
651
652 meson_nfc_dma_buffer_release(nand, data_len, info_len,
653 DMA_FROM_DEVICE);
654
655 return 0;
656}
657
658static int meson_nfc_read_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
659 u8 *buf, int oob_required, int page)
660{
661 int ret;
662
663 ret = meson_nfc_read_page_sub(chip, page, true);
664 if (ret)
665 return ret;
666
667 meson_nfc_get_data_oob(chip, buf, oob_required ? chip->oob_poi : NULL);
668
669 return 0;
670}
671
672static int meson_nfc_read_page_hwecc(struct mtd_info *mtd, struct nand_chip *chip,
673 u8 *buf, int oob_required, int page)
674{
675 const struct meson_nfc_nand_chip *meson_chip = to_meson_nand(chip);
676 u64 correct_bitmap = 0;
677 u32 bitflips = 0;
678 int ret;
679
680 ret = meson_nfc_read_page_sub(chip, page, false);
681 if (ret)
682 return ret;
683
684 if (oob_required)
685 meson_nfc_get_user_byte(chip, chip->oob_poi);
686
687 ret = meson_nfc_ecc_correct(chip, &bitflips, &correct_bitmap);
688
689 if (ret == ECC_CHECK_RETURN_FF) {
690 if (buf)
691 memset(buf, 0xff, mtd->writesize);
692
693 if (oob_required)
694 memset(chip->oob_poi, 0xff, mtd->oobsize);
695 } else if (ret < 0) {
696 struct nand_ecc_ctrl *ecc;
697 int i;
698
699 if ((chip->options & NAND_NEED_SCRAMBLING) || !buf) {
700 mtd->ecc_stats.failed++;
701 return bitflips;
702 }
703
704 chip->cmdfunc(mtd, NAND_CMD_READ0, 0, page);
705
706 ret = meson_nfc_read_page_raw(mtd, chip, buf, 1, page);
707 if (ret)
708 return ret;
709
710 ecc = &chip->ecc;
711
712 for (i = 0; i < chip->ecc.steps ; i++) {
713 u8 *data = buf + i * ecc->size;
714 u8 *oob = chip->oob_poi + i * (ecc->bytes + 2);
715
716 if (correct_bitmap & BIT_ULL(i))
717 continue;
718
719 ret = nand_check_erased_ecc_chunk(data, ecc->size,
720 oob, ecc->bytes + 2,
721 NULL, 0,
722 ecc->strength);
723 if (ret < 0) {
724 mtd->ecc_stats.failed++;
725 } else {
726 mtd->ecc_stats.corrected += ret;
727 bitflips = max_t(u32, bitflips, ret);
728 }
729 }
730 } else if (buf && buf != meson_chip->data_buf) {
731 memcpy(buf, meson_chip->data_buf, mtd->writesize);
732 }
733
734 return bitflips;
735}
736
737static int meson_nfc_read_oob_raw(struct mtd_info *mtd, struct nand_chip *chip,
738 int page)
739{
740 int ret;
741
742 ret = nand_read_page_op(chip, page, 0, NULL, 0);
743 if (ret)
744 return ret;
745
746 return meson_nfc_read_page_raw(mtd, chip, NULL, 1, page);
747}
748
749static int meson_nfc_read_oob(struct mtd_info *mtd, struct nand_chip *chip,
750 int page)
751{
752 int ret;
753
754 ret = nand_read_page_op(chip, page, 0, NULL, 0);
755 if (ret)
756 return ret;
757
758 return meson_nfc_read_page_hwecc(mtd, chip, NULL, 1, page);
759}
760
761static int meson_nfc_write_oob_raw(struct mtd_info *mtd, struct nand_chip *chip,
762 int page)
763{
764 int ret;
765
766 ret = nand_prog_page_begin_op(chip, page, 0, NULL, 0);
767 if (ret)
768 return ret;
769
770 ret = meson_nfc_write_page_raw(mtd, chip, NULL, 1, page);
771 if (ret)
772 return ret;
773
774 return nand_prog_page_end_op(chip);
775}
776
777static int meson_nfc_write_oob(struct mtd_info *mtd, struct nand_chip *chip,
778 int page)
779{
780 int ret;
781
782 ret = nand_prog_page_begin_op(chip, page, 0, NULL, 0);
783 if (ret)
784 return ret;
785
786 ret = meson_nfc_write_page_hwecc(mtd, chip, NULL, 1, page);
787 if (ret)
788 return ret;
789
790 return nand_prog_page_end_op(chip);
791}
792
793static void meson_nfc_nand_cmd_function(struct mtd_info *mtd, unsigned int command,
794 int column, int page_addr)
795{
796 struct nand_chip *chip = mtd_to_nand(mtd);
797
798 chip->cmd_ctrl(mtd, command, NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
799
800 if (column != -1 || page_addr != -1) {
801 int ctrl = NAND_CTRL_CHANGE | NAND_NCE | NAND_ALE;
802
803 /* Serially input address */
804 if (column != -1) {
805 /* Adjust columns for 16 bit buswidth */
806 if (chip->options & NAND_BUSWIDTH_16 &&
807 !nand_opcode_8bits(command))
808 column >>= 1;
809
810 chip->cmd_ctrl(mtd, column, ctrl);
811 ctrl &= ~NAND_CTRL_CHANGE;
812 /* Only output a single addr cycle for 8bits
813 * opcodes.
814 */
815 if (!nand_opcode_8bits(command))
816 chip->cmd_ctrl(mtd, column >> 8, ctrl);
817 }
818
819 if (page_addr != -1) {
820 chip->cmd_ctrl(mtd, page_addr, ctrl);
821 chip->cmd_ctrl(mtd, page_addr >> 8, NAND_NCE |
822 NAND_ALE);
823 /* One more address cycle for devices > 128MiB */
824 if (chip->chipsize > SZ_128M)
825 chip->cmd_ctrl(mtd, page_addr >> 16,
826 NAND_NCE | NAND_ALE);
827 }
828
829 switch (command) {
830 case NAND_CMD_READ0:
831 chip->cmd_ctrl(mtd, NAND_CMD_READSTART,
832 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
833 fallthrough;
834 case NAND_CMD_PARAM:
835 nand_wait_ready(mtd);
836 nand_exit_status_op(chip);
837 }
838 }
839}
840
841static void meson_nfc_cmd_ctrl(struct mtd_info *mtd, int cmd, unsigned int ctrl)
842{
843 struct nand_chip *nand = mtd_to_nand(mtd);
844 struct meson_nfc *nfc = nand_get_controller_data(nand);
845
846 if (cmd == NAND_CMD_NONE)
847 return;
848
849 if (ctrl & NAND_CLE)
850 cmd = NFC_CMD_MAKE_CLE(nfc->param.chip_select, cmd);
851 else
852 cmd = NFC_CMD_MAKE_ALE(nfc->param.chip_select, cmd);
853
854 writel(cmd, nfc->reg_base + NFC_REG_CMD);
855}
856
857static void meson_nfc_wait_cmd_fifo(struct meson_nfc *nfc)
858{
859 while ((NFC_GET_CMD(nfc) >> 22) & GENMASK(4, 0))
860 ;
861}
862
863static u8 meson_nfc_nand_read_byte(struct mtd_info *mtd)
864{
865 struct nand_chip *nand = mtd_to_nand(mtd);
866 struct meson_nfc *nfc = nand_get_controller_data(nand);
867
868 writel(NFC_CMD_MAKE_DRD(nfc->param.chip_select, 0), nfc->reg_base + NFC_REG_CMD);
869
870 meson_nfc_cmd_idle(nfc, NAND_TWB_TIME_CYCLE);
871 meson_nfc_cmd_idle(nfc, 0);
872 meson_nfc_cmd_idle(nfc, 0);
873
874 meson_nfc_wait_cmd_fifo(nfc);
875
876 return readl(nfc->reg_base + NFC_REG_BUF);
877}
878
879static void meson_nfc_nand_write_byte(struct mtd_info *mtd, u8 val)
880{
881 struct nand_chip *nand = mtd_to_nand(mtd);
882 struct meson_nfc *nfc = nand_get_controller_data(nand);
883
884 meson_nfc_cmd_idle(nfc, NAND_TWB_TIME_CYCLE);
885
886 writel(NFC_CMD_MAKE_DWR(nfc->param.chip_select, val), nfc->reg_base + NFC_REG_CMD);
887
888 meson_nfc_cmd_idle(nfc, NAND_TWB_TIME_CYCLE);
889 meson_nfc_cmd_idle(nfc, 0);
890 meson_nfc_cmd_idle(nfc, 0);
891
892 meson_nfc_wait_cmd_fifo(nfc);
893}
894
895static int meson_nfc_dev_ready(struct mtd_info *mtd)
896{
897 struct nand_chip *chip = mtd_to_nand(mtd);
898 unsigned int time_out_cnt = 0;
899
900 chip->select_chip(mtd, 0);
901
902 chip->cmdfunc(mtd, NAND_CMD_STATUS, -1, -1);
903
904 do {
905 int status;
906
907 status = (int)chip->read_byte(mtd);
908 if (status & NAND_STATUS_READY)
909 break;
910 } while (time_out_cnt++ < NFC_DEV_READY_TICK_MAX);
911
912 return time_out_cnt != NFC_DEV_READY_TICK_MAX;
913}
914
915static int meson_chip_buffer_init(struct nand_chip *nand)
916{
917 const struct mtd_info *mtd = nand_to_mtd(nand);
918 struct meson_nfc_nand_chip *meson_chip = to_meson_nand(nand);
919 u32 page_bytes, info_bytes, nsectors;
920 unsigned long tmp_addr;
921
922 nsectors = mtd->writesize / nand->ecc.size;
923
924 page_bytes = mtd->writesize + mtd->oobsize;
925 info_bytes = nsectors * PER_INFO_BYTE;
926
927 meson_chip->data_buf = dma_alloc_coherent(page_bytes, &tmp_addr);
928 if (!meson_chip->data_buf)
929 return -ENOMEM;
930
931 meson_chip->info_buf = dma_alloc_coherent(info_bytes, &tmp_addr);
932 if (!meson_chip->info_buf) {
933 dma_free_coherent(meson_chip->data_buf);
934 return -ENOMEM;
935 }
936
937 return 0;
938}
939
940static const int axg_stepinfo_strengths[] = { 8 };
941static const struct nand_ecc_step_info axg_stepinfo_1024 = {
942 .stepsize = 1024,
943 .strengths = axg_stepinfo_strengths,
944 .nstrengths = ARRAY_SIZE(axg_stepinfo_strengths)
945};
946
947static const struct nand_ecc_step_info axg_stepinfo_512 = {
948 .stepsize = 512,
949 .strengths = axg_stepinfo_strengths,
950 .nstrengths = ARRAY_SIZE(axg_stepinfo_strengths)
951};
952
953static const struct nand_ecc_step_info axg_stepinfo[] = { axg_stepinfo_1024, axg_stepinfo_512 };
954
955static const struct nand_ecc_caps meson_axg_ecc_caps = {
956 .stepinfos = axg_stepinfo,
957 .nstepinfos = ARRAY_SIZE(axg_stepinfo),
958 .calc_ecc_bytes = meson_nand_calc_ecc_bytes,
959};
960
961/*
962 * OOB layout:
963 *
964 * For ECC with 512 bytes step size:
965 * 0x00: AA AA BB BB BB BB BB BB BB BB BB BB BB BB BB BB
966 * 0x10: AA AA CC CC CC CC CC CC CC CC CC CC CC CC CC CC
967 * 0x20:
968 * 0x30:
969 *
970 * For ECC with 1024 bytes step size:
971 * 0x00: AA AA BB BB BB BB BB BB BB BB BB BB BB BB BB BB
972 * 0x10: AA AA CC CC CC CC CC CC CC CC CC CC CC CC CC CC
973 * 0x20: AA AA DD DD DD DD DD DD DD DD DD DD DD DD DD DD
974 * 0x30: AA AA EE EE EE EE EE EE EE EE EE EE EE EE EE EE
975 *
976 * AA - user bytes.
977 * BB, CC, DD, EE - ECC code bytes for each step.
978 */
979static struct nand_ecclayout nand_oob;
980
981static void meson_nfc_init_nand_oob(struct nand_chip *nand)
982{
983 int section_size = 2 + nand->ecc.bytes;
984 int i;
985 int k;
986
987 nand_oob.eccbytes = nand->ecc.steps * nand->ecc.bytes;
988 k = 0;
989
990 for (i = 0; i < nand->ecc.steps; i++) {
991 int j;
992
993 for (j = 0; j < nand->ecc.bytes; j++)
994 nand_oob.eccpos[k++] = (i * section_size) + 2 + j;
995
996 nand_oob.oobfree[i].offset = (i * section_size);
997 nand_oob.oobfree[i].length = 2;
998 }
999
1000 nand_oob.oobavail = 2 * nand->ecc.steps;
1001 nand->ecc.layout = &nand_oob;
1002}
1003
1004static int meson_nfc_init_ecc(struct nand_chip *nand, ofnode node)
1005{
1006 const struct mtd_info *mtd = nand_to_mtd(nand);
1007 int ret;
1008 int i;
1009
1010 ret = nand_check_ecc_caps(nand, &meson_axg_ecc_caps, mtd->oobsize - 2);
1011 if (ret)
1012 return ret;
1013
1014 for (i = 0; i < ARRAY_SIZE(meson_ecc); i++) {
1015 if (meson_ecc[i].strength == nand->ecc.strength &&
1016 meson_ecc[i].size == nand->ecc.size) {
1017 struct meson_nfc_nand_chip *meson_chip = to_meson_nand(nand);
1018
1019 nand->ecc.steps = mtd->writesize / nand->ecc.size;
1020 meson_chip->bch_mode = meson_ecc[i].bch;
1021
1022 meson_nfc_init_nand_oob(nand);
1023
1024 return 0;
1025 }
1026 }
1027
1028 return -EINVAL;
1029}
1030
1031static int meson_nfc_nand_chip_init(struct udevice *dev, struct meson_nfc *nfc,
1032 ofnode node)
1033{
1034 struct meson_nfc_nand_chip *meson_chip;
1035 struct nand_chip *nand;
1036 struct mtd_info *mtd;
1037 u32 cs[MAX_CE_NUM];
1038 u32 nsels;
1039 int ret;
1040 int i;
1041
1042 if (!ofnode_get_property(node, "reg", &nsels)) {
1043 dev_err(dev, "\"reg\" property is not found\n");
1044 return -ENODEV;
1045 }
1046
1047 nsels /= sizeof(u32);
1048 if (nsels >= MAX_CE_NUM) {
1049 dev_err(dev, "invalid size of CS array, max is %d\n",
1050 MAX_CE_NUM);
1051 return -EINVAL;
1052 }
1053
1054 ret = ofnode_read_u32_array(node, "reg", cs, nsels);
1055 if (ret < 0) {
1056 dev_err(dev, "failed to read \"reg\" property\n");
1057 return ret;
1058 }
1059
1060 for (i = 0; i < nsels; i++) {
1061 if (test_and_set_bit(cs[i], &nfc->assigned_cs)) {
1062 dev_err(dev, "CS %d already assigned\n", cs[i]);
1063 return -EINVAL;
1064 }
1065 }
1066
1067 meson_chip = malloc(sizeof(*meson_chip) + nsels * sizeof(meson_chip->sels[0]));
1068 if (!meson_chip) {
1069 dev_err(dev, "failed to allocate memory for chip\n");
1070 return -ENOMEM;
1071 }
1072
1073 meson_chip->nsels = nsels;
1074 nand = &meson_chip->nand;
1075
1076 nand->flash_node = node;
1077 nand_set_controller_data(nand, nfc);
1078 /* Set the driver entry points for MTD */
1079 nand->cmdfunc = meson_nfc_nand_cmd_function;
1080 nand->cmd_ctrl = meson_nfc_cmd_ctrl;
1081 nand->select_chip = meson_nfc_nand_select_chip;
1082 nand->read_byte = meson_nfc_nand_read_byte;
1083 nand->write_byte = meson_nfc_nand_write_byte;
1084 nand->dev_ready = meson_nfc_dev_ready;
1085
1086 /* Buffer read/write routines */
1087 nand->read_buf = meson_nfc_read_buf;
1088 nand->write_buf = meson_nfc_write_buf;
1089 nand->options |= NAND_NO_SUBPAGE_WRITE;
1090
1091 nand->ecc.mode = NAND_ECC_HW;
1092 nand->ecc.hwctl = NULL;
1093 nand->ecc.read_page = meson_nfc_read_page_hwecc;
1094 nand->ecc.write_page = meson_nfc_write_page_hwecc;
1095 nand->ecc.read_page_raw = meson_nfc_read_page_raw;
1096 nand->ecc.write_page_raw = meson_nfc_write_page_raw;
1097
1098 nand->ecc.read_oob = meson_nfc_read_oob;
1099 nand->ecc.write_oob = meson_nfc_write_oob;
1100 nand->ecc.read_oob_raw = meson_nfc_read_oob_raw;
1101 nand->ecc.write_oob_raw = meson_nfc_write_oob_raw;
1102
1103 nand->ecc.algo = NAND_ECC_BCH;
1104
1105 mtd = nand_to_mtd(nand);
1106
1107 ret = nand_scan_ident(mtd, 1, NULL);
1108 if (ret) {
1109 dev_err(dev, "'nand_scan_ident()' failed: %d\n", ret);
1110 goto err_chip_free;
1111 }
1112
1113 ret = meson_nfc_init_ecc(nand, node);
1114 if (ret) {
1115 dev_err(dev, "failed to init ECC settings: %d\n", ret);
1116 goto err_chip_free;
1117 }
1118
1119 ret = meson_chip_buffer_init(nand);
1120 if (ret) {
1121 dev_err(dev, "failed to init DMA buffers: %d\n", ret);
1122 goto err_chip_free;
1123 }
1124
1125 /* 'nand_scan_tail()' needs ECC parameters to be already
1126 * set and correct.
1127 */
1128 ret = nand_scan_tail(mtd);
1129 if (ret) {
1130 dev_err(dev, "'nand_scan_tail()' failed: %d\n", ret);
1131 goto err_chip_buf_free;
1132 }
1133
1134 ret = nand_register(0, mtd);
1135 if (ret) {
1136 dev_err(dev, "'nand_register()' failed: %d\n", ret);
1137 goto err_chip_buf_free;
1138 }
1139
1140 list_add_tail(&meson_chip->node, &nfc->chips);
1141
1142 return 0;
1143
1144err_chip_buf_free:
1145 dma_free_coherent(meson_chip->info_buf);
1146 dma_free_coherent(meson_chip->data_buf);
1147
1148err_chip_free:
1149 free(meson_chip);
1150
1151 return ret;
1152}
1153
1154static int meson_nfc_nand_chips_init(struct udevice *dev,
1155 struct meson_nfc *nfc)
1156{
1157 ofnode parent = dev_ofnode(dev);
1158 ofnode node;
1159
1160 ofnode_for_each_subnode(node, parent) {
1161 int ret = meson_nfc_nand_chip_init(dev, nfc, node);
1162
1163 if (ret)
1164 return ret;
1165 }
1166
1167 return 0;
1168}
1169
1170static void meson_nfc_clk_init(struct meson_nfc *nfc)
1171{
1172 u32 bus_cycle = NFC_DEFAULT_BUS_CYCLE;
1173 u32 bus_timing = NFC_DEFAULT_BUS_TIMING;
1174 u32 bus_cfg_val;
1175
1176 writel(CLK_ALWAYS_ON_NAND | CLK_SELECT_NAND | CLK_ENABLE_VALUE, nfc->reg_clk);
1177 writel(0, nfc->reg_base + NFC_REG_CFG);
1178
1179 bus_cfg_val = (((bus_cycle - 1) & 31) | ((bus_timing & 31) << 5));
1180 writel(bus_cfg_val, nfc->reg_base + NFC_REG_CFG);
1181 writel(BIT(31), nfc->reg_base + NFC_REG_CMD);
1182}
1183
1184static int meson_probe(struct udevice *dev)
1185{
1186 struct meson_nfc *nfc = dev_get_priv(dev);
1187 void *addr;
1188 int ret;
1189
1190 addr = dev_read_addr_ptr(dev);
1191 if (!addr) {
1192 dev_err(dev, "base register address not found\n");
1193 return -EINVAL;
1194 }
1195
1196 nfc->reg_base = addr;
1197
1198 addr = dev_read_addr_index_ptr(dev, 1);
1199 if (!addr) {
1200 dev_err(dev, "clk register address not found\n");
1201 return -EINVAL;
1202 }
1203
1204 nfc->reg_clk = addr;
1205 nfc->dev = dev;
1206
1207 meson_nfc_clk_init(nfc);
1208
1209 ret = meson_nfc_nand_chips_init(dev, nfc);
1210 if (ret) {
1211 dev_err(nfc->dev, "failed to init chips\n");
1212 return ret;
1213 }
1214
1215 return 0;
1216}
1217
1218static const struct udevice_id meson_nand_dt_ids[] = {
1219 {.compatible = "amlogic,meson-axg-nfc",},
1220 { /* sentinel */ }
1221};
1222
1223U_BOOT_DRIVER(meson_nand) = {
1224 .name = "meson_nand",
1225 .id = UCLASS_MTD,
1226 .of_match = meson_nand_dt_ids,
1227 .probe = meson_probe,
1228 .priv_auto = sizeof(struct meson_nfc),
1229};
1230
1231void board_nand_init(void)
1232{
1233 struct udevice *dev;
1234 int ret;
1235
1236 ret = uclass_get_device_by_driver(UCLASS_MTD,
1237 DM_DRIVER_GET(meson_nand), &dev);
1238
1239 if (ret && ret != -ENODEV)
1240 pr_err("Failed to initialize: %d\n", ret);
1241}