blob: d57e1a79bc057b9d4a7f9b8f4d7bac33632fc0e3 [file] [log] [blame]
wdenke97d3d92004-02-23 22:22:28 +00001/*
2 * (C) Copyright 2004
3 * Texas Instruments.
4 * Kshitij Gupta <kshitij@ti.com>
5 * Configuration settings for the TI OMAP 1610 H2 board.
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26#ifndef __CONFIG_H
27#define __CONFIG_H
28
29/*
wdenke97d3d92004-02-23 22:22:28 +000030 * High Level Configuration Options
31 * (easy to change)
32 */
33#define CONFIG_ARM926EJS 1 /* This is an arm926ejs CPU core */
34#define CONFIG_OMAP 1 /* in a TI OMAP core */
35#define CONFIG_OMAP1610 1 /* which is in a 1610 */
36#define CONFIG_H2_OMAP1610 1 /* on an H2 Board */
Igor Grinberg41a70012011-07-03 23:00:21 +000037
38#define CONFIG_MACH_TYPE MACH_TYPE_OMAP_H2
wdenke97d3d92004-02-23 22:22:28 +000039
40/* input clock of PLL */
41/* the OMAP1610 H2 has 12MHz input clock */
42#define CONFIG_SYS_CLK_FREQ 12000000
43
44#undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
45
46#define CONFIG_MISC_INIT_R
47
48#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
49#define CONFIG_SETUP_MEMORY_TAGS 1
wdenk8596ffd2004-10-10 18:49:14 +000050#define CONFIG_INITRD_TAG 1
wdenke97d3d92004-02-23 22:22:28 +000051
52/*
53 * Size of malloc() pool
54 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020055#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024)
wdenke97d3d92004-02-23 22:22:28 +000056
57/*
58 * Hardware drivers
59 */
Nishanth Menonee1c20f2009-10-16 00:06:37 -050060#define CONFIG_LAN91C96
wdenke97d3d92004-02-23 22:22:28 +000061#define CONFIG_LAN91C96_BASE 0x04000300
62#define CONFIG_LAN91C96_EXT_PHY
63
64/*
65 * NS16550 Configuration
66 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020067#define CONFIG_SYS_NS16550
68#define CONFIG_SYS_NS16550_SERIAL
69#define CONFIG_SYS_NS16550_REG_SIZE (-4)
70#define CONFIG_SYS_NS16550_CLK (48000000) /* can be 12M/32Khz or 48Mhz */
71#define CONFIG_SYS_NS16550_COM1 0xfffb0000 /* uart1, bluetooth uart */
wdenke537b3b2004-02-23 23:54:43 +000072
wdenke97d3d92004-02-23 22:22:28 +000073/*
74 * select serial console configuration
75 */
76#define CONFIG_SERIAL1 1 /* we use SERIAL 1 on OMAP1610 H2 */
77
78/* allow to overwrite serial and ethaddr */
79#define CONFIG_ENV_OVERWRITE
80#define CONFIG_CONS_INDEX 1
81#define CONFIG_BAUDRATE 115200
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020082#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
wdenke97d3d92004-02-23 22:22:28 +000083
Jon Loeliger4bd7e1b2007-07-04 22:33:13 -050084
85/*
86 * Command line configuration.
87 */
88#include <config_cmd_default.h>
89
90#define CONFIG_CMD_DHCP
91
92
Jon Loeligerc6d535a2007-07-09 21:57:31 -050093/*
94 * BOOTP options
95 */
96#define CONFIG_BOOTP_SUBNETMASK
97#define CONFIG_BOOTP_GATEWAY
98#define CONFIG_BOOTP_HOSTNAME
99#define CONFIG_BOOTP_BOOTPATH
100
wdenke97d3d92004-02-23 22:22:28 +0000101
wdenke97d3d92004-02-23 22:22:28 +0000102#include <configs/omap1510.h>
103
104#define CONFIG_BOOTDELAY 3
wdenk8596ffd2004-10-10 18:49:14 +0000105#define CONFIG_BOOTARGS "console=ttyS0,115200n8 noinitrd root=/dev/nfs ip=dhcp"
wdenked2ac4b2004-03-14 18:23:55 +0000106#define CONFIG_BOOTCOMMAND "bootp;tftp;bootm"
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200107#define CONFIG_SYS_AUTOLOAD "n" /* No autoload */
wdenke97d3d92004-02-23 22:22:28 +0000108
Jon Loeliger4bd7e1b2007-07-04 22:33:13 -0500109#if defined(CONFIG_CMD_KGDB)
wdenke97d3d92004-02-23 22:22:28 +0000110#define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port */
111#define CONFIG_KGDB_SER_INDEX 1 /* which serial port to use */
112#endif
113
114/*
115 * Miscellaneous configurable options
116 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200117#define CONFIG_SYS_LONGHELP /* undef to save memory */
118#define CONFIG_SYS_PROMPT "OMAP1610 H2 # " /* Monitor Command Prompt */
119#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenke97d3d92004-02-23 22:22:28 +0000120/* Print Buffer Size */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200121#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
122#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
123#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenke97d3d92004-02-23 22:22:28 +0000124
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125#define CONFIG_SYS_MEMTEST_START 0x10000000 /* memtest works on */
126#define CONFIG_SYS_MEMTEST_END 0x12000000 /* 32 MB in DRAM */
wdenke97d3d92004-02-23 22:22:28 +0000127
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200128#define CONFIG_SYS_LOAD_ADDR 0x10000000 /* default load address */
wdenke97d3d92004-02-23 22:22:28 +0000129
130/* The 1610 has 6 timers, they can be driven by the RefClk (12Mhz) or by
131 * DPLL1. This time is further subdivided by a local divisor.
132 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200133#define CONFIG_SYS_TIMERBASE 0xFFFEC500 /* use timer 1 */
Ladislav Michl993e57d2009-03-30 18:58:41 +0200134#define CONFIG_SYS_PTV 7 /* 2^(PTV+1), divide by 256 */
135#define CONFIG_SYS_HZ ((CONFIG_SYS_CLK_FREQ)/(2 << CONFIG_SYS_PTV))
wdenke97d3d92004-02-23 22:22:28 +0000136
137/*-----------------------------------------------------------------------
138 * Stack sizes
139 *
140 * The stack sizes are set up in start.S using the settings below
141 */
142#define CONFIG_STACKSIZE (128*1024) /* regular stack */
143#ifdef CONFIG_USE_IRQ
144#define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
145#define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
146#endif
147
148/*-----------------------------------------------------------------------
149 * Physical Memory Map
150 */
wdenk920e91b2004-06-09 15:25:53 +0000151#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
152#define PHYS_SDRAM_1 0x10000000 /* SDRAM Bank #1 */
wdenke97d3d92004-02-23 22:22:28 +0000153#define PHYS_SDRAM_1_SIZE 0x02000000 /* 32 MB */
154
wdenk920e91b2004-06-09 15:25:53 +0000155#define PHYS_FLASH_1_BM1 0x00000000 /* Flash Bank #1 if booting from flash */
156#define PHYS_FLASH_1_BM0 0x0C000000 /* Flash Bank #1 if booting from RAM */
157
158#ifdef CONFIG_CS_AUTOBOOT /* Determine CS assignment in runtime */
wdenk51108172004-06-09 15:37:23 +0000159
wdenk920e91b2004-06-09 15:25:53 +0000160#ifndef __ASSEMBLY__
161extern unsigned long omap_flash_base; /* set in flash__init */
wdenke97d3d92004-02-23 22:22:28 +0000162#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200163#define CONFIG_SYS_FLASH_BASE omap_flash_base
wdenke97d3d92004-02-23 22:22:28 +0000164
wdenk920e91b2004-06-09 15:25:53 +0000165#elif defined(CONFIG_CS0_BOOT)
166
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200167#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1_BM0
wdenk920e91b2004-06-09 15:25:53 +0000168
169#else
170
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1_BM1
wdenk920e91b2004-06-09 15:25:53 +0000172
173#endif
wdenke97d3d92004-02-23 22:22:28 +0000174
Aneesh Vfa8d2a82011-06-09 08:54:45 -0400175#define PHYS_SRAM 0x20000000
176
wdenke97d3d92004-02-23 22:22:28 +0000177/*-----------------------------------------------------------------------
178 * FLASH and environment organization
179 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200180#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
wdenke97d3d92004-02-23 22:22:28 +0000181#define PHYS_FLASH_SIZE 0x02000000 /* 32MB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200182#define CONFIG_SYS_MAX_FLASH_SECT (259) /* max number of sectors on one chip */
wdenke97d3d92004-02-23 22:22:28 +0000183/* addr of environment */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200184#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x020000)
wdenke97d3d92004-02-23 22:22:28 +0000185
186/* timeout values are in ticks */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200187#define CONFIG_SYS_FLASH_ERASE_TOUT (20*CONFIG_SYS_HZ) /* Timeout for Flash Erase */
188#define CONFIG_SYS_FLASH_WRITE_TOUT (20*CONFIG_SYS_HZ) /* Timeout for Flash Write */
wdenke97d3d92004-02-23 22:22:28 +0000189
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200190#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200191#define CONFIG_ENV_SIZE 0x20000 /* Total Size of Environment Sector */
192#define CONFIG_ENV_OFFSET 0x20000 /* environment starts here */
wdenke97d3d92004-02-23 22:22:28 +0000193
Aneesh Vfa8d2a82011-06-09 08:54:45 -0400194#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
195#define CONFIG_SYS_INIT_SP_ADDR PHYS_SRAM
196
wdenke97d3d92004-02-23 22:22:28 +0000197#endif /* __CONFIG_H */