blob: 56cdc73b1a77d83e1026227de63f412d1389d4b6 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +09002/*
3 * board/renesas/gose/gose.c
4 *
5 * Copyright (C) 2014 Renesas Electronics Corporation
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +09006 */
7
8#include <common.h>
Simon Glassafb02152019-12-28 10:45:01 -07009#include <cpu_func.h>
Simon Glass0af6e2d2019-08-01 09:46:52 -060010#include <env.h>
Simon Glassf11478f2019-12-28 10:45:07 -070011#include <hang.h>
Simon Glass97589732020-05-10 11:40:02 -060012#include <init.h>
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090013#include <malloc.h>
Nobuhiro Iwamatsu37e26412014-12-09 11:24:01 +090014#include <dm.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060015#include <asm/global_data.h>
Nobuhiro Iwamatsu37e26412014-12-09 11:24:01 +090016#include <dm/platform_data/serial_sh.h>
Simon Glass9d1f6192019-08-02 09:44:25 -060017#include <env_internal.h>
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090018#include <asm/processor.h>
19#include <asm/mach-types.h>
20#include <asm/io.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060021#include <linux/bitops.h>
Simon Glassdbd79542020-05-10 11:40:11 -060022#include <linux/delay.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090023#include <linux/errno.h>
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090024#include <asm/arch/sys_proto.h>
25#include <asm/gpio.h>
26#include <asm/arch/rmobile.h>
Nobuhiro Iwamatsuade3c942014-12-02 16:52:19 +090027#include <asm/arch/rcar-mstp.h>
Nobuhiro Iwamatsu161af502014-11-12 11:29:39 +090028#include <asm/arch/sh_sdhi.h>
Nobuhiro Iwamatsueef1f232014-11-06 15:42:24 +090029#include <netdev.h>
30#include <miiphy.h>
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090031#include <i2c.h>
32#include "qos.h"
33
34DECLARE_GLOBAL_DATA_PTR;
35
36#define CLK2MHZ(clk) (clk / 1000 / 1000)
37void s_init(void)
38{
39 struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
40 struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
41 u32 stc;
42
43 /* Watchdog init */
44 writel(0xA5A5A500, &rwdt->rwtcsra);
45 writel(0xA5A5A500, &swdt->swtcsra);
46
47 /* CPU frequency setting. Set to 1.5GHz */
48 stc = ((1500 / CLK2MHZ(CONFIG_SYS_CLK_FREQ)) - 1) << PLL0_STC_BIT;
49 clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc);
50
51 /* QoS */
52 qos_init();
53}
54
Marek Vasut2d6dabc2018-04-23 20:24:10 +020055#define TMU0_MSTP125 BIT(25)
Nobuhiro Iwamatsu161af502014-11-12 11:29:39 +090056
57#define SD1CKCR 0xE6150078
58#define SD2CKCR 0xE615026C
59#define SD_97500KHZ 0x7
60
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090061int board_early_init_f(void)
62{
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090063 mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
64
Marek Vasut2d6dabc2018-04-23 20:24:10 +020065 /*
66 * SD0 clock is set to 97.5MHz by default.
67 * Set SD1 and SD2 to the 97.5MHz as well.
68 */
Nobuhiro Iwamatsu161af502014-11-12 11:29:39 +090069 writel(SD_97500KHZ, SD1CKCR);
70 writel(SD_97500KHZ, SD2CKCR);
71
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090072 return 0;
73}
74
Marek Vasut2d6dabc2018-04-23 20:24:10 +020075#define ETHERNET_PHY_RESET 176 /* GPIO 5 22 */
Nobuhiro Iwamatsueef1f232014-11-06 15:42:24 +090076
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090077int board_init(void)
78{
79 /* adress of boot parameters */
Nobuhiro Iwamatsu66fc4582014-11-10 13:58:50 +090080 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090081
Marek Vasut2d6dabc2018-04-23 20:24:10 +020082 /* Force ethernet PHY out of reset */
83 gpio_request(ETHERNET_PHY_RESET, "phy_reset");
84 gpio_direction_output(ETHERNET_PHY_RESET, 0);
85 mdelay(10);
86 gpio_direction_output(ETHERNET_PHY_RESET, 1);
Nobuhiro Iwamatsueef1f232014-11-06 15:42:24 +090087
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090088 return 0;
89}
90
Marek Vasut2d6dabc2018-04-23 20:24:10 +020091int dram_init(void)
Nobuhiro Iwamatsueef1f232014-11-06 15:42:24 +090092{
Siva Durga Prasad Paladugub3d55ea2018-07-16 15:56:11 +053093 if (fdtdec_setup_mem_size_base() != 0)
Marek Vasut2d6dabc2018-04-23 20:24:10 +020094 return -EINVAL;
Nobuhiro Iwamatsueef1f232014-11-06 15:42:24 +090095
Marek Vasut2d6dabc2018-04-23 20:24:10 +020096 return 0;
Nobuhiro Iwamatsu161af502014-11-12 11:29:39 +090097}
98
Marek Vasut2d6dabc2018-04-23 20:24:10 +020099int dram_init_banksize(void)
Nobuhiro Iwamatsu161af502014-11-12 11:29:39 +0900100{
Marek Vasut2d6dabc2018-04-23 20:24:10 +0200101 fdtdec_setup_memory_banksize();
Nobuhiro Iwamatsu161af502014-11-12 11:29:39 +0900102
Marek Vasut2d6dabc2018-04-23 20:24:10 +0200103 return 0;
Nobuhiro Iwamatsueef1f232014-11-06 15:42:24 +0900104}
105
Marek Vasut2d6dabc2018-04-23 20:24:10 +0200106/* KSZ8041RNLI */
107#define PHY_CONTROL1 0x1E
Marek Vasut9580a452019-03-30 07:05:09 +0100108#define PHY_LED_MODE 0xC000
Marek Vasut2d6dabc2018-04-23 20:24:10 +0200109#define PHY_LED_MODE_ACK 0x4000
110int board_phy_config(struct phy_device *phydev)
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +0900111{
Marek Vasut2d6dabc2018-04-23 20:24:10 +0200112 int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
113 ret &= ~PHY_LED_MODE;
114 ret |= PHY_LED_MODE_ACK;
115 ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +0900116
117 return 0;
118}
119
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +0900120void reset_cpu(ulong addr)
121{
Marek Vasut2d6dabc2018-04-23 20:24:10 +0200122 struct udevice *dev;
123 const u8 pmic_bus = 6;
124 const u8 pmic_addr = 0x58;
125 u8 data;
126 int ret;
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +0900127
Marek Vasut2d6dabc2018-04-23 20:24:10 +0200128 ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev);
129 if (ret)
130 hang();
131
132 ret = dm_i2c_read(dev, 0x13, &data, 1);
133 if (ret)
134 hang();
135
136 data |= BIT(1);
137
138 ret = dm_i2c_write(dev, 0x13, &data, 1);
139 if (ret)
140 hang();
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +0900141}
Nobuhiro Iwamatsu37e26412014-12-09 11:24:01 +0900142
Marek Vasut2d6dabc2018-04-23 20:24:10 +0200143enum env_location env_get_location(enum env_operation op, int prio)
144{
145 const u32 load_magic = 0xb33fc0de;
Nobuhiro Iwamatsu37e26412014-12-09 11:24:01 +0900146
Marek Vasut2d6dabc2018-04-23 20:24:10 +0200147 /* Block environment access if loaded using JTAG */
148 if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
149 (op != ENVOP_INIT))
150 return ENVL_UNKNOWN;
151
152 if (prio)
153 return ENVL_UNKNOWN;
154
155 return ENVL_SPI_FLASH;
156}