blob: 07370b57291daaded12e4da93edad61965f424f7 [file] [log] [blame]
Andy Fleminge52ffb82008-10-30 16:47:16 -05001/*
Jerry Huanged413672011-01-06 23:42:19 -06002 * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc
Andy Fleminge52ffb82008-10-30 16:47:16 -05003 * Andy Fleming
4 *
5 * Based vaguely on the pxa mmc code:
6 * (C) Copyright 2003
7 * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
8 *
9 * See file CREDITS for list of people who contributed to this
10 * project.
11 *
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License as
14 * published by the Free Software Foundation; either version 2 of
15 * the License, or (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 * MA 02111-1307 USA
26 */
27
28#include <config.h>
29#include <common.h>
30#include <command.h>
Anton Vorontsovf751a3c2009-06-10 00:25:29 +040031#include <hwconfig.h>
Andy Fleminge52ffb82008-10-30 16:47:16 -050032#include <mmc.h>
33#include <part.h>
34#include <malloc.h>
35#include <mmc.h>
36#include <fsl_esdhc.h>
Anton Vorontsovf751a3c2009-06-10 00:25:29 +040037#include <fdt_support.h>
Andy Fleminge52ffb82008-10-30 16:47:16 -050038#include <asm/io.h>
39
Andy Fleminge52ffb82008-10-30 16:47:16 -050040DECLARE_GLOBAL_DATA_PTR;
41
42struct fsl_esdhc {
43 uint dsaddr;
44 uint blkattr;
45 uint cmdarg;
46 uint xfertyp;
47 uint cmdrsp0;
48 uint cmdrsp1;
49 uint cmdrsp2;
50 uint cmdrsp3;
51 uint datport;
52 uint prsstat;
53 uint proctl;
54 uint sysctl;
55 uint irqstat;
56 uint irqstaten;
57 uint irqsigen;
58 uint autoc12err;
59 uint hostcapblt;
60 uint wml;
Jason Liu9919d642011-11-25 00:18:04 +000061 uint mixctrl;
62 char reserved1[4];
Andy Fleminge52ffb82008-10-30 16:47:16 -050063 uint fevt;
64 char reserved2[168];
65 uint hostver;
66 char reserved3[780];
67 uint scr;
68};
69
70/* Return the XFERTYP flags for a given command and data packet */
71uint esdhc_xfertyp(struct mmc_cmd *cmd, struct mmc_data *data)
72{
73 uint xfertyp = 0;
74
75 if (data) {
Dipen Dudhat5c72f352009-10-05 15:41:58 +053076 xfertyp |= XFERTYP_DPSEL;
77#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
78 xfertyp |= XFERTYP_DMAEN;
79#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -050080 if (data->blocks > 1) {
81 xfertyp |= XFERTYP_MSBSEL;
82 xfertyp |= XFERTYP_BCEN;
Jerry Huanged413672011-01-06 23:42:19 -060083#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
84 xfertyp |= XFERTYP_AC12EN;
85#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -050086 }
87
88 if (data->flags & MMC_DATA_READ)
89 xfertyp |= XFERTYP_DTDSEL;
90 }
91
92 if (cmd->resp_type & MMC_RSP_CRC)
93 xfertyp |= XFERTYP_CCCEN;
94 if (cmd->resp_type & MMC_RSP_OPCODE)
95 xfertyp |= XFERTYP_CICEN;
96 if (cmd->resp_type & MMC_RSP_136)
97 xfertyp |= XFERTYP_RSPTYP_136;
98 else if (cmd->resp_type & MMC_RSP_BUSY)
99 xfertyp |= XFERTYP_RSPTYP_48_BUSY;
100 else if (cmd->resp_type & MMC_RSP_PRESENT)
101 xfertyp |= XFERTYP_RSPTYP_48;
102
Jason Liubef0ff02011-03-22 01:32:31 +0000103#ifdef CONFIG_MX53
104 if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
105 xfertyp |= XFERTYP_CMDTYP_ABORT;
106#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -0500107 return XFERTYP_CMD(cmd->cmdidx) | xfertyp;
108}
109
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530110#ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
111/*
112 * PIO Read/Write Mode reduce the performace as DMA is not used in this mode.
113 */
Wolfgang Denka40545c2010-05-09 23:52:59 +0200114static void
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530115esdhc_pio_read_write(struct mmc *mmc, struct mmc_data *data)
116{
Ira Snyder66a722e2011-12-23 08:30:40 +0000117 struct fsl_esdhc_cfg *cfg = mmc->priv;
118 struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530119 uint blocks;
120 char *buffer;
121 uint databuf;
122 uint size;
123 uint irqstat;
124 uint timeout;
125
126 if (data->flags & MMC_DATA_READ) {
127 blocks = data->blocks;
128 buffer = data->dest;
129 while (blocks) {
130 timeout = PIO_TIMEOUT;
131 size = data->blocksize;
132 irqstat = esdhc_read32(&regs->irqstat);
133 while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BREN)
134 && --timeout);
135 if (timeout <= 0) {
136 printf("\nData Read Failed in PIO Mode.");
Wolfgang Denka40545c2010-05-09 23:52:59 +0200137 return;
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530138 }
139 while (size && (!(irqstat & IRQSTAT_TC))) {
140 udelay(100); /* Wait before last byte transfer complete */
141 irqstat = esdhc_read32(&regs->irqstat);
142 databuf = in_le32(&regs->datport);
143 *((uint *)buffer) = databuf;
144 buffer += 4;
145 size -= 4;
146 }
147 blocks--;
148 }
149 } else {
150 blocks = data->blocks;
Wolfgang Denka40545c2010-05-09 23:52:59 +0200151 buffer = (char *)data->src;
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530152 while (blocks) {
153 timeout = PIO_TIMEOUT;
154 size = data->blocksize;
155 irqstat = esdhc_read32(&regs->irqstat);
156 while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BWEN)
157 && --timeout);
158 if (timeout <= 0) {
159 printf("\nData Write Failed in PIO Mode.");
Wolfgang Denka40545c2010-05-09 23:52:59 +0200160 return;
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530161 }
162 while (size && (!(irqstat & IRQSTAT_TC))) {
163 udelay(100); /* Wait before last byte transfer complete */
164 databuf = *((uint *)buffer);
165 buffer += 4;
166 size -= 4;
167 irqstat = esdhc_read32(&regs->irqstat);
168 out_le32(&regs->datport, databuf);
169 }
170 blocks--;
171 }
172 }
173}
174#endif
175
Andy Fleminge52ffb82008-10-30 16:47:16 -0500176static int esdhc_setup_data(struct mmc *mmc, struct mmc_data *data)
177{
Andy Fleminge52ffb82008-10-30 16:47:16 -0500178 int timeout;
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100179 struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
180 struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
Wolfgang Denka40545c2010-05-09 23:52:59 +0200181#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
182 uint wml_value;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500183
184 wml_value = data->blocksize/4;
185
186 if (data->flags & MMC_DATA_READ) {
Priyanka Jain02449632011-02-09 09:24:10 +0530187 if (wml_value > WML_RD_WML_MAX)
188 wml_value = WML_RD_WML_MAX_VAL;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500189
Roy Zange5853af2010-02-09 18:23:33 +0800190 esdhc_clrsetbits32(&regs->wml, WML_RD_WML_MASK, wml_value);
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100191 esdhc_write32(&regs->dsaddr, (u32)data->dest);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500192 } else {
Priyanka Jain02449632011-02-09 09:24:10 +0530193 if (wml_value > WML_WR_WML_MAX)
194 wml_value = WML_WR_WML_MAX_VAL;
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100195 if ((esdhc_read32(&regs->prsstat) & PRSSTAT_WPSPL) == 0) {
Andy Fleminge52ffb82008-10-30 16:47:16 -0500196 printf("\nThe SD card is locked. Can not write to a locked card.\n\n");
197 return TIMEOUT;
198 }
Roy Zange5853af2010-02-09 18:23:33 +0800199
200 esdhc_clrsetbits32(&regs->wml, WML_WR_WML_MASK,
201 wml_value << 16);
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100202 esdhc_write32(&regs->dsaddr, (u32)data->src);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500203 }
Wolfgang Denka40545c2010-05-09 23:52:59 +0200204#else /* CONFIG_SYS_FSL_ESDHC_USE_PIO */
205 if (!(data->flags & MMC_DATA_READ)) {
206 if ((esdhc_read32(&regs->prsstat) & PRSSTAT_WPSPL) == 0) {
207 printf("\nThe SD card is locked. "
208 "Can not write to a locked card.\n\n");
209 return TIMEOUT;
210 }
211 esdhc_write32(&regs->dsaddr, (u32)data->src);
212 } else
213 esdhc_write32(&regs->dsaddr, (u32)data->dest);
214#endif /* CONFIG_SYS_FSL_ESDHC_USE_PIO */
Andy Fleminge52ffb82008-10-30 16:47:16 -0500215
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100216 esdhc_write32(&regs->blkattr, data->blocks << 16 | data->blocksize);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500217
218 /* Calculate the timeout period for data transactions */
Priyanka Jainc51b40d2011-03-03 09:18:56 +0530219 /*
220 * 1)Timeout period = (2^(timeout+13)) SD Clock cycles
221 * 2)Timeout period should be minimum 0.250sec as per SD Card spec
222 * So, Number of SD Clock cycles for 0.25sec should be minimum
223 * (SD Clock/sec * 0.25 sec) SD Clock cycles
224 * = (mmc->tran_speed * 1/4) SD Clock cycles
225 * As 1) >= 2)
226 * => (2^(timeout+13)) >= mmc->tran_speed * 1/4
227 * Taking log2 both the sides
228 * => timeout + 13 >= log2(mmc->tran_speed/4)
229 * Rounding up to next power of 2
230 * => timeout + 13 = log2(mmc->tran_speed/4) + 1
231 * => timeout + 13 = fls(mmc->tran_speed/4)
232 */
233 timeout = fls(mmc->tran_speed/4);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500234 timeout -= 13;
235
236 if (timeout > 14)
237 timeout = 14;
238
239 if (timeout < 0)
240 timeout = 0;
241
Kumar Gala9a878d52011-01-29 15:36:10 -0600242#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC_A001
243 if ((timeout == 4) || (timeout == 8) || (timeout == 12))
244 timeout++;
245#endif
246
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100247 esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, timeout << 16);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500248
249 return 0;
250}
251
252
253/*
254 * Sends a command out on the bus. Takes the mmc pointer,
255 * a command pointer, and an optional data pointer.
256 */
257static int
258esdhc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
259{
260 uint xfertyp;
261 uint irqstat;
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100262 struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
263 volatile struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500264
Jerry Huanged413672011-01-06 23:42:19 -0600265#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
266 if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
267 return 0;
268#endif
269
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100270 esdhc_write32(&regs->irqstat, -1);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500271
272 sync();
273
274 /* Wait for the bus to be idle */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100275 while ((esdhc_read32(&regs->prsstat) & PRSSTAT_CICHB) ||
276 (esdhc_read32(&regs->prsstat) & PRSSTAT_CIDHB))
277 ;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500278
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100279 while (esdhc_read32(&regs->prsstat) & PRSSTAT_DLA)
280 ;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500281
282 /* Wait at least 8 SD clock cycles before the next command */
283 /*
284 * Note: This is way more than 8 cycles, but 1ms seems to
285 * resolve timing issues with some cards
286 */
287 udelay(1000);
288
289 /* Set up for a data transfer if we have one */
290 if (data) {
291 int err;
292
293 err = esdhc_setup_data(mmc, data);
294 if(err)
295 return err;
296 }
297
298 /* Figure out the transfer arguments */
299 xfertyp = esdhc_xfertyp(cmd, data);
300
301 /* Send the command */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100302 esdhc_write32(&regs->cmdarg, cmd->cmdarg);
Jason Liu9919d642011-11-25 00:18:04 +0000303#if defined(CONFIG_FSL_USDHC)
304 esdhc_write32(&regs->mixctrl,
305 (esdhc_read32(&regs->mixctrl) & 0xFFFFFF80) | (xfertyp & 0x7F));
306 esdhc_write32(&regs->xfertyp, xfertyp & 0xFFFF0000);
307#else
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100308 esdhc_write32(&regs->xfertyp, xfertyp);
Jason Liu9919d642011-11-25 00:18:04 +0000309#endif
Dirk Behmed8552d62012-03-26 03:13:05 +0000310
311 /* Mask all irqs */
312 esdhc_write32(&regs->irqsigen, 0);
313
Andy Fleminge52ffb82008-10-30 16:47:16 -0500314 /* Wait for the command to complete */
Dirk Behmed8552d62012-03-26 03:13:05 +0000315 while (!(esdhc_read32(&regs->irqstat) & (IRQSTAT_CC | IRQSTAT_CTOE)))
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100316 ;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500317
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100318 irqstat = esdhc_read32(&regs->irqstat);
319 esdhc_write32(&regs->irqstat, irqstat);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500320
Dirk Behmed8552d62012-03-26 03:13:05 +0000321 /* Reset CMD and DATA portions on error */
322 if (irqstat & (CMD_ERR | IRQSTAT_CTOE)) {
323 esdhc_write32(&regs->sysctl, esdhc_read32(&regs->sysctl) |
324 SYSCTL_RSTC);
325 while (esdhc_read32(&regs->sysctl) & SYSCTL_RSTC)
326 ;
327
328 if (data) {
329 esdhc_write32(&regs->sysctl,
330 esdhc_read32(&regs->sysctl) |
331 SYSCTL_RSTD);
332 while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTD))
333 ;
334 }
335 }
336
Andy Fleminge52ffb82008-10-30 16:47:16 -0500337 if (irqstat & CMD_ERR)
338 return COMM_ERR;
339
340 if (irqstat & IRQSTAT_CTOE)
341 return TIMEOUT;
342
Dirk Behmed8552d62012-03-26 03:13:05 +0000343 /* Workaround for ESDHC errata ENGcm03648 */
344 if (!data && (cmd->resp_type & MMC_RSP_BUSY)) {
345 int timeout = 2500;
346
347 /* Poll on DATA0 line for cmd with busy signal for 250 ms */
348 while (timeout > 0 && !(esdhc_read32(&regs->prsstat) &
349 PRSSTAT_DAT0)) {
350 udelay(100);
351 timeout--;
352 }
353
354 if (timeout <= 0) {
355 printf("Timeout waiting for DAT0 to go high!\n");
356 return TIMEOUT;
357 }
358 }
359
Andy Fleminge52ffb82008-10-30 16:47:16 -0500360 /* Copy the response to the response buffer */
361 if (cmd->resp_type & MMC_RSP_136) {
362 u32 cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0;
363
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100364 cmdrsp3 = esdhc_read32(&regs->cmdrsp3);
365 cmdrsp2 = esdhc_read32(&regs->cmdrsp2);
366 cmdrsp1 = esdhc_read32(&regs->cmdrsp1);
367 cmdrsp0 = esdhc_read32(&regs->cmdrsp0);
Rabin Vincentb6eed942009-04-05 13:30:56 +0530368 cmd->response[0] = (cmdrsp3 << 8) | (cmdrsp2 >> 24);
369 cmd->response[1] = (cmdrsp2 << 8) | (cmdrsp1 >> 24);
370 cmd->response[2] = (cmdrsp1 << 8) | (cmdrsp0 >> 24);
371 cmd->response[3] = (cmdrsp0 << 8);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500372 } else
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100373 cmd->response[0] = esdhc_read32(&regs->cmdrsp0);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500374
375 /* Wait until all of the blocks are transferred */
376 if (data) {
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530377#ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
378 esdhc_pio_read_write(mmc, data);
379#else
Andy Fleminge52ffb82008-10-30 16:47:16 -0500380 do {
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100381 irqstat = esdhc_read32(&regs->irqstat);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500382
Andy Fleminge52ffb82008-10-30 16:47:16 -0500383 if (irqstat & IRQSTAT_DTOE)
384 return TIMEOUT;
Frans Meulenbroeks010ba982010-07-31 04:45:18 +0000385
386 if (irqstat & DATA_ERR)
387 return COMM_ERR;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500388 } while (!(irqstat & IRQSTAT_TC) &&
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100389 (esdhc_read32(&regs->prsstat) & PRSSTAT_DLA));
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530390#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -0500391 }
392
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100393 esdhc_write32(&regs->irqstat, -1);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500394
395 return 0;
396}
397
398void set_sysctl(struct mmc *mmc, uint clock)
399{
400 int sdhc_clk = gd->sdhc_clk;
401 int div, pre_div;
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100402 struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
403 volatile struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500404 uint clk;
405
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100406 if (clock < mmc->f_min)
407 clock = mmc->f_min;
408
Andy Fleminge52ffb82008-10-30 16:47:16 -0500409 if (sdhc_clk / 16 > clock) {
410 for (pre_div = 2; pre_div < 256; pre_div *= 2)
411 if ((sdhc_clk / pre_div) <= (clock * 16))
412 break;
413 } else
414 pre_div = 2;
415
416 for (div = 1; div <= 16; div++)
417 if ((sdhc_clk / (div * pre_div)) <= clock)
418 break;
419
420 pre_div >>= 1;
421 div -= 1;
422
423 clk = (pre_div << 8) | (div << 4);
424
Kumar Gala09876a32010-03-18 15:51:05 -0500425 esdhc_clrbits32(&regs->sysctl, SYSCTL_CKEN);
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100426
427 esdhc_clrsetbits32(&regs->sysctl, SYSCTL_CLOCK_MASK, clk);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500428
429 udelay(10000);
430
Kumar Gala09876a32010-03-18 15:51:05 -0500431 clk = SYSCTL_PEREN | SYSCTL_CKEN;
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100432
433 esdhc_setbits32(&regs->sysctl, clk);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500434}
435
436static void esdhc_set_ios(struct mmc *mmc)
437{
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100438 struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
439 struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500440
441 /* Set the clock speed */
442 set_sysctl(mmc, mmc->clock);
443
444 /* Set the bus width */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100445 esdhc_clrbits32(&regs->proctl, PROCTL_DTW_4 | PROCTL_DTW_8);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500446
447 if (mmc->bus_width == 4)
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100448 esdhc_setbits32(&regs->proctl, PROCTL_DTW_4);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500449 else if (mmc->bus_width == 8)
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100450 esdhc_setbits32(&regs->proctl, PROCTL_DTW_8);
451
Andy Fleminge52ffb82008-10-30 16:47:16 -0500452}
453
454static int esdhc_init(struct mmc *mmc)
455{
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100456 struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
457 struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500458 int timeout = 1000;
459
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100460 /* Reset the entire host controller */
461 esdhc_write32(&regs->sysctl, SYSCTL_RSTA);
462
463 /* Wait until the controller is available */
464 while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA) && --timeout)
465 udelay(1000);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500466
P.V.Suresh7b1868b2010-12-04 10:37:23 +0530467 /* Enable cache snooping */
468 if (cfg && !cfg->no_snoop)
469 esdhc_write32(&regs->scr, 0x00000040);
470
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100471 esdhc_write32(&regs->sysctl, SYSCTL_HCKEN | SYSCTL_IPGEN);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500472
473 /* Set the initial clock speed */
Jerry Huang0caea1a2010-11-25 17:06:07 +0000474 mmc_set_clock(mmc, 400000);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500475
476 /* Disable the BRR and BWR bits in IRQSTAT */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100477 esdhc_clrbits32(&regs->irqstaten, IRQSTATEN_BRR | IRQSTATEN_BWR);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500478
479 /* Put the PROCTL reg back to the default */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100480 esdhc_write32(&regs->proctl, PROCTL_INIT);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500481
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100482 /* Set timout to the maximum value */
483 esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, 14 << 16);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500484
Thierry Reding8cee4c982012-01-02 01:15:38 +0000485 return 0;
486}
487
488static int esdhc_getcd(struct mmc *mmc)
489{
490 struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
491 struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
492 int timeout = 1000;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500493
Thierry Reding8cee4c982012-01-02 01:15:38 +0000494 while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_CINS) && --timeout)
495 udelay(1000);
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100496
Thierry Reding8cee4c982012-01-02 01:15:38 +0000497 return timeout > 0;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500498}
499
Jerry Huangb7ef7562010-03-18 15:57:06 -0500500static void esdhc_reset(struct fsl_esdhc *regs)
501{
502 unsigned long timeout = 100; /* wait max 100 ms */
503
504 /* reset the controller */
505 esdhc_write32(&regs->sysctl, SYSCTL_RSTA);
506
507 /* hardware clears the bit when it is done */
508 while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA) && --timeout)
509 udelay(1000);
510 if (!timeout)
511 printf("MMC/SD: Reset never completed.\n");
512}
513
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100514int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg)
Andy Fleminge52ffb82008-10-30 16:47:16 -0500515{
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100516 struct fsl_esdhc *regs;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500517 struct mmc *mmc;
Li Yangd4933f22010-11-25 17:06:09 +0000518 u32 caps, voltage_caps;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500519
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100520 if (!cfg)
521 return -1;
522
Andy Fleminge52ffb82008-10-30 16:47:16 -0500523 mmc = malloc(sizeof(struct mmc));
524
Jason Liu9919d642011-11-25 00:18:04 +0000525 sprintf(mmc->name, "FSL_SDHC");
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100526 regs = (struct fsl_esdhc *)cfg->esdhc_base;
527
Jerry Huangb7ef7562010-03-18 15:57:06 -0500528 /* First reset the eSDHC controller */
529 esdhc_reset(regs);
530
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100531 mmc->priv = cfg;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500532 mmc->send_cmd = esdhc_send_cmd;
533 mmc->set_ios = esdhc_set_ios;
534 mmc->init = esdhc_init;
Thierry Reding8cee4c982012-01-02 01:15:38 +0000535 mmc->getcd = esdhc_getcd;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500536
Li Yangd4933f22010-11-25 17:06:09 +0000537 voltage_caps = 0;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500538 caps = regs->hostcapblt;
Roy Zang39356612011-01-07 00:06:47 -0600539
540#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC135
541 caps = caps & ~(ESDHC_HOSTCAPBLT_SRS |
542 ESDHC_HOSTCAPBLT_VS18 | ESDHC_HOSTCAPBLT_VS30);
543#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -0500544 if (caps & ESDHC_HOSTCAPBLT_VS18)
Li Yangd4933f22010-11-25 17:06:09 +0000545 voltage_caps |= MMC_VDD_165_195;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500546 if (caps & ESDHC_HOSTCAPBLT_VS30)
Li Yangd4933f22010-11-25 17:06:09 +0000547 voltage_caps |= MMC_VDD_29_30 | MMC_VDD_30_31;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500548 if (caps & ESDHC_HOSTCAPBLT_VS33)
Li Yangd4933f22010-11-25 17:06:09 +0000549 voltage_caps |= MMC_VDD_32_33 | MMC_VDD_33_34;
550
551#ifdef CONFIG_SYS_SD_VOLTAGE
552 mmc->voltages = CONFIG_SYS_SD_VOLTAGE;
553#else
554 mmc->voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
555#endif
556 if ((mmc->voltages & voltage_caps) == 0) {
557 printf("voltage not supported by controller\n");
558 return -1;
559 }
Andy Fleminge52ffb82008-10-30 16:47:16 -0500560
561 mmc->host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT;
562
563 if (caps & ESDHC_HOSTCAPBLT_HSS)
564 mmc->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
565
566 mmc->f_min = 400000;
Jerry Huang9a950952010-11-25 17:06:10 +0000567 mmc->f_max = MIN(gd->sdhc_clk, 52000000);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500568
Fabio Estevam1be94b72011-05-12 09:33:27 +0000569 mmc->b_max = 0;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500570 mmc_register(mmc);
571
572 return 0;
573}
574
575int fsl_esdhc_mmc_init(bd_t *bis)
576{
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100577 struct fsl_esdhc_cfg *cfg;
578
579 cfg = malloc(sizeof(struct fsl_esdhc_cfg));
580 memset(cfg, 0, sizeof(struct fsl_esdhc_cfg));
581 cfg->esdhc_base = CONFIG_SYS_FSL_ESDHC_ADDR;
582 return fsl_esdhc_initialize(bis, cfg);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500583}
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400584
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100585#ifdef CONFIG_OF_LIBFDT
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400586void fdt_fixup_esdhc(void *blob, bd_t *bd)
587{
588 const char *compat = "fsl,esdhc";
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400589
Chenhui Zhao025eab02011-01-04 17:23:05 +0800590#ifdef CONFIG_FSL_ESDHC_PIN_MUX
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400591 if (!hwconfig("esdhc")) {
Chenhui Zhao025eab02011-01-04 17:23:05 +0800592 do_fixup_by_compat(blob, compat, "status", "disabled",
593 8 + 1, 1);
594 return;
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400595 }
Chenhui Zhao025eab02011-01-04 17:23:05 +0800596#endif
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400597
598 do_fixup_by_compat_u32(blob, compat, "clock-frequency",
599 gd->sdhc_clk, 1);
Chenhui Zhao025eab02011-01-04 17:23:05 +0800600
601 do_fixup_by_compat(blob, compat, "status", "okay",
602 4 + 1, 1);
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400603}
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100604#endif