blob: d31f6a4ff81b306d946cb58a253cc6893134baac [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Simon Glass0139ae62016-01-21 19:45:03 -07002/*
Philipp Tomsich66cbacc2017-05-31 17:59:33 +02003 * Copyright (c) 2017 Theobroma Systems Design und Consulting GmbH
Simon Glass0139ae62016-01-21 19:45:03 -07004 * Copyright (c) 2015 Google, Inc
5 * Copyright 2014 Rockchip Inc.
Simon Glass0139ae62016-01-21 19:45:03 -07006 */
7
8#include <common.h>
9#include <clk.h>
10#include <display.h>
11#include <dm.h>
Jernej Skrabec2ae12ee2017-03-20 23:01:22 +010012#include <dw_hdmi.h>
Simon Glass0139ae62016-01-21 19:45:03 -070013#include <edid.h>
Simon Glass0f2af882020-05-10 11:40:05 -060014#include <log.h>
Simon Glass0139ae62016-01-21 19:45:03 -070015#include <regmap.h>
16#include <syscon.h>
17#include <asm/gpio.h>
Kever Yang9fbe17c2019-03-28 11:01:23 +080018#include <asm/arch-rockchip/clock.h>
19#include <asm/arch-rockchip/hardware.h>
Philipp Tomsich66cbacc2017-05-31 17:59:33 +020020#include "rk_hdmi.h"
21#include "rk_vop.h" /* for rk_vop_probe_regulators */
Simon Glass0139ae62016-01-21 19:45:03 -070022
Simon Glass0139ae62016-01-21 19:45:03 -070023static const struct hdmi_phy_config rockchip_phy_config[] = {
24 {
Nickey Yang Nickey Yang5a808a92016-12-29 14:01:26 +080025 .mpixelclock = 74250000,
Simon Glass0139ae62016-01-21 19:45:03 -070026 .sym_ctr = 0x8009, .term = 0x0004, .vlev_ctr = 0x0272,
27 }, {
Nickey Yang Nickey Yang5a808a92016-12-29 14:01:26 +080028 .mpixelclock = 148500000,
Simon Glass0139ae62016-01-21 19:45:03 -070029 .sym_ctr = 0x802b, .term = 0x0004, .vlev_ctr = 0x028d,
30 }, {
Nickey Yang Nickey Yang5a808a92016-12-29 14:01:26 +080031 .mpixelclock = 297000000,
Simon Glass0139ae62016-01-21 19:45:03 -070032 .sym_ctr = 0x8039, .term = 0x0005, .vlev_ctr = 0x028d,
33 }, {
Philipp Tomsicha35ccec2017-05-31 17:59:32 +020034 .mpixelclock = 584000000,
35 .sym_ctr = 0x8039, .term = 0x0000, .vlev_ctr = 0x019d,
36 }, {
Simon Glass0139ae62016-01-21 19:45:03 -070037 .mpixelclock = ~0ul,
38 .sym_ctr = 0x0000, .term = 0x0000, .vlev_ctr = 0x0000,
39 }
40};
41
42static const struct hdmi_mpll_config rockchip_mpll_cfg[] = {
43 {
Nickey Yang Nickey Yang5a808a92016-12-29 14:01:26 +080044 .mpixelclock = 40000000,
Simon Glass0139ae62016-01-21 19:45:03 -070045 .cpce = 0x00b3, .gmp = 0x0000, .curr = 0x0018,
46 }, {
Nickey Yang Nickey Yang5a808a92016-12-29 14:01:26 +080047 .mpixelclock = 65000000,
Simon Glass0139ae62016-01-21 19:45:03 -070048 .cpce = 0x0072, .gmp = 0x0001, .curr = 0x0028,
49 }, {
Nickey Yang Nickey Yang5a808a92016-12-29 14:01:26 +080050 .mpixelclock = 66000000,
Simon Glass0139ae62016-01-21 19:45:03 -070051 .cpce = 0x013e, .gmp = 0x0003, .curr = 0x0038,
52 }, {
Nickey Yang Nickey Yang8b221cf2017-02-27 17:04:21 +080053 .mpixelclock = 83500000,
Simon Glass0139ae62016-01-21 19:45:03 -070054 .cpce = 0x0072, .gmp = 0x0001, .curr = 0x0028,
55 }, {
Nickey Yang Nickey Yang5a808a92016-12-29 14:01:26 +080056 .mpixelclock = 146250000,
Simon Glass0139ae62016-01-21 19:45:03 -070057 .cpce = 0x0051, .gmp = 0x0002, .curr = 0x0038,
58 }, {
Nickey Yang Nickey Yang5a808a92016-12-29 14:01:26 +080059 .mpixelclock = 148500000,
Simon Glass0139ae62016-01-21 19:45:03 -070060 .cpce = 0x0051, .gmp = 0x0003, .curr = 0x0000,
61 }, {
Philipp Tomsicha35ccec2017-05-31 17:59:32 +020062 .mpixelclock = 272000000,
63 .cpce = 0x0040, .gmp = 0x0003, .curr = 0x0000,
64 }, {
65 .mpixelclock = 340000000,
66 .cpce = 0x0040, .gmp = 0x0003, .curr = 0x0000,
67 }, {
Simon Glass0139ae62016-01-21 19:45:03 -070068 .mpixelclock = ~0ul,
69 .cpce = 0x0051, .gmp = 0x0003, .curr = 0x0000,
70 }
71};
72
Philipp Tomsich66cbacc2017-05-31 17:59:33 +020073int rk_hdmi_read_edid(struct udevice *dev, u8 *buf, int buf_size)
Simon Glass0139ae62016-01-21 19:45:03 -070074{
75 struct rk_hdmi_priv *priv = dev_get_priv(dev);
Simon Glass0139ae62016-01-21 19:45:03 -070076
Jernej Skrabec2ae12ee2017-03-20 23:01:22 +010077 return dw_hdmi_read_edid(&priv->hdmi, buf, buf_size);
Simon Glass0139ae62016-01-21 19:45:03 -070078}
79
Simon Glassaad29ae2020-12-03 16:55:21 -070080int rk_hdmi_of_to_plat(struct udevice *dev)
Simon Glass0139ae62016-01-21 19:45:03 -070081{
82 struct rk_hdmi_priv *priv = dev_get_priv(dev);
Jernej Skrabec2ae12ee2017-03-20 23:01:22 +010083 struct dw_hdmi *hdmi = &priv->hdmi;
84
Philipp Tomsich18c64962018-02-23 17:38:51 +010085 hdmi->ioaddr = (ulong)dev_read_addr(dev);
Jernej Skrabec2ae12ee2017-03-20 23:01:22 +010086 hdmi->mpll_cfg = rockchip_mpll_cfg;
87 hdmi->phy_cfg = rockchip_phy_config;
Jernej Skrabec2ae12ee2017-03-20 23:01:22 +010088
Philipp Tomsich66cbacc2017-05-31 17:59:33 +020089 /* hdmi->i2c_clk_{high,low} are set up by the SoC driver */
90
Jernej Skrabec2ae12ee2017-03-20 23:01:22 +010091 hdmi->reg_io_width = 4;
Simon Glass0139ae62016-01-21 19:45:03 -070092
Simon Glass0139ae62016-01-21 19:45:03 -070093 priv->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
94
Niklas Schulze889ccde2019-07-27 12:07:13 +000095 uclass_get_device_by_phandle(UCLASS_I2C, dev, "ddc-i2c-bus",
96 &hdmi->ddc_bus);
97
Simon Glass0139ae62016-01-21 19:45:03 -070098 return 0;
99}
100
Philipp Tomsich66cbacc2017-05-31 17:59:33 +0200101void rk_hdmi_probe_regulators(struct udevice *dev,
102 const char * const *names, int cnt)
103{
104 rk_vop_probe_regulators(dev, names, cnt);
105}
106
107int rk_hdmi_probe(struct udevice *dev)
Simon Glass0139ae62016-01-21 19:45:03 -0700108{
Simon Glass0139ae62016-01-21 19:45:03 -0700109 struct rk_hdmi_priv *priv = dev_get_priv(dev);
Jernej Skrabec2ae12ee2017-03-20 23:01:22 +0100110 struct dw_hdmi *hdmi = &priv->hdmi;
Simon Glass0139ae62016-01-21 19:45:03 -0700111 int ret;
Simon Glass0139ae62016-01-21 19:45:03 -0700112
Jagan Teki5a4d64e2024-01-17 13:21:38 +0530113 dw_hdmi_init(hdmi);
114 dw_hdmi_phy_init(hdmi);
115
Jagan Teki17d0f552024-01-17 13:21:40 +0530116 ret = dw_hdmi_detect_hpd(hdmi);
117 if (ret < 0)
118 return ret;
Simon Glass0139ae62016-01-21 19:45:03 -0700119
Simon Glass0139ae62016-01-21 19:45:03 -0700120 return 0;
121}