blob: 95e6786e6cfe412f45bb84455b65793a0ba6273a [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Ashish Kumar227b4bc2017-08-31 16:12:54 +05302/*
Pramod Kumara0531822018-10-12 14:04:27 +00003 * Copyright 2017-2018 NXP
Ashish Kumar227b4bc2017-08-31 16:12:54 +05304 */
5
6#ifndef __LS1088_COMMON_H
7#define __LS1088_COMMON_H
8
Sumit Garg08da8b22018-01-06 09:04:24 +05309/* SPL build */
10#ifdef CONFIG_SPL_BUILD
11#define SPL_NO_BOARDINFO
12#define SPL_NO_QIXIS
13#define SPL_NO_PCI
14#define SPL_NO_ENV
15#define SPL_NO_RTC
16#define SPL_NO_USB
17#define SPL_NO_SATA
18#define SPL_NO_QSPI
19#define SPL_NO_IFC
20#undef CONFIG_DISPLAY_CPUINFO
21#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +053022
23#define CONFIG_REMAKE_ELF
24#define CONFIG_FSL_LAYERSCAPE
Ashish Kumar227b4bc2017-08-31 16:12:54 +053025
26#include <asm/arch/stream_id_lsch3.h>
27#include <asm/arch/config.h>
28#include <asm/arch/soc.h>
29
Pramod Kumara0531822018-10-12 14:04:27 +000030#define LS1088ARDB_PB_BOARD 0x4A
Ashish Kumar227b4bc2017-08-31 16:12:54 +053031/* Link Definitions */
Pankit Gargf5c2a832018-12-27 04:37:55 +000032#ifdef CONFIG_TFABOOT
33#define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_TEXT_BASE
34#else
Ashish Kumar227b4bc2017-08-31 16:12:54 +053035#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
Pankit Gargf5c2a832018-12-27 04:37:55 +000036#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +053037
38/* Link Definitions */
Pankit Gargf5c2a832018-12-27 04:37:55 +000039#ifdef CONFIG_TFABOOT
40#define CONFIG_SYS_FSL_QSPI_BASE 0x20000000
41#else
Ashish Kumar2703ea72017-12-14 17:37:09 +053042#ifdef CONFIG_QSPI_BOOT
43#define CONFIG_SYS_FSL_QSPI_BASE 0x20000000
44#define CONFIG_ENV_OFFSET 0x300000 /* 3MB */
45#define CONFIG_ENV_ADDR (CONFIG_SYS_FSL_QSPI_BASE + \
46 CONFIG_ENV_OFFSET)
47#endif
Pankit Gargf5c2a832018-12-27 04:37:55 +000048#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +053049
50#define CONFIG_SKIP_LOWLEVEL_INIT
51
Ashish Kumar5676ceb2017-11-06 13:18:43 +053052#if !defined(CONFIG_SD_BOOT)
Ashish Kumar227b4bc2017-08-31 16:12:54 +053053#define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */
Ashish Kumar5676ceb2017-11-06 13:18:43 +053054#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +053055
56#define CONFIG_VERY_BIG_RAM
57#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
58#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
59#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
60#define CONFIG_SYS_DDR_BLOCK2_BASE 0x8080000000ULL
61#define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS 1
62/*
63 * SMP Definitinos
64 */
65#define CPU_RELEASE_ADDR secondary_boot_func
66
Hou Zhiqiangeda85b22017-09-04 10:47:54 +080067#ifdef CONFIG_PCI
68#define CONFIG_CMD_PCI
69#endif
70
Ashish Kumar227b4bc2017-08-31 16:12:54 +053071/* Size of malloc() pool */
72#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 2048 * 1024)
73
74/* I2C */
75#define CONFIG_SYS_I2C
Ashish Kumar227b4bc2017-08-31 16:12:54 +053076
77/* Serial Port */
Ashish Kumar227b4bc2017-08-31 16:12:54 +053078#define CONFIG_SYS_NS16550_SERIAL
79#define CONFIG_SYS_NS16550_REG_SIZE 1
80#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0) / 2)
81
82#define CONFIG_BAUDRATE 115200
83#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
84
Sumit Garg08da8b22018-01-06 09:04:24 +053085#if !defined(SPL_NO_IFC) || defined(CONFIG_TARGET_LS1088AQDS)
Ashish Kumar227b4bc2017-08-31 16:12:54 +053086/* IFC */
87#define CONFIG_FSL_IFC
Sumit Garg08da8b22018-01-06 09:04:24 +053088#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +053089
90/*
91 * During booting, IFC is mapped at the region of 0x30000000.
92 * But this region is limited to 256MB. To accommodate NOR, promjet
93 * and FPGA. This region is divided as below:
94 * 0x30000000 - 0x37ffffff : 128MB : NOR flash
95 * 0x38000000 - 0x3BFFFFFF : 64MB : Promjet
96 * 0x3C000000 - 0x40000000 : 64MB : FPGA etc
97 *
98 * To accommodate bigger NOR flash and other devices, we will map IFC
99 * chip selects to as below:
100 * 0x5_1000_0000..0x5_1fff_ffff Memory Hole
101 * 0x5_2000_0000..0x5_3fff_ffff IFC CSx (FPGA, NAND and others 512MB)
102 * 0x5_4000_0000..0x5_7fff_ffff ASIC or others 1GB
103 * 0x5_8000_0000..0x5_bfff_ffff IFC CS0 1GB (NOR/Promjet)
104 * 0x5_C000_0000..0x5_ffff_ffff IFC CS1 1GB (NOR/Promjet)
105 *
106 * For e.g. NOR flash at CS0 will be mapped to 0x580000000 after relocation.
107 * CONFIG_SYS_FLASH_BASE has the final address (core view)
108 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
109 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
110 * CONFIG_SYS_TEXT_BASE is linked to 0x30000000 for booting
111 */
112
113#define CONFIG_SYS_FLASH_BASE 0x580000000ULL
114#define CONFIG_SYS_FLASH_BASE_PHYS 0x80000000
115#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
116
117#define CONFIG_SYS_FLASH1_BASE_PHYS 0xC0000000
118#define CONFIG_SYS_FLASH1_BASE_PHYS_EARLY 0x8000000
119
120#ifndef __ASSEMBLY__
121unsigned long long get_qixis_addr(void);
122#endif
123
124#define QIXIS_BASE get_qixis_addr()
125#define QIXIS_BASE_PHYS 0x20000000
126#define QIXIS_BASE_PHYS_EARLY 0xC000000
127
128
129#define CONFIG_SYS_NAND_BASE 0x530000000ULL
130#define CONFIG_SYS_NAND_BASE_PHYS 0x30000000
131
132
133/* MC firmware */
134/* TODO Actual DPL max length needs to be confirmed with the MC FW team */
135#define CONFIG_SYS_LS_MC_DPC_MAX_LENGTH 0x20000
136#define CONFIG_SYS_LS_MC_DRAM_DPC_OFFSET 0x00F00000
137#define CONFIG_SYS_LS_MC_DPL_MAX_LENGTH 0x20000
138#define CONFIG_SYS_LS_MC_DRAM_DPL_OFFSET 0x00F20000
139#define CONFIG_SYS_LS_MC_AIOP_IMG_MAX_LENGTH 0x200000
140#define CONFIG_SYS_LS_MC_DRAM_AIOP_IMG_OFFSET 0x07000000
Bogdan Purcareata33ba9392017-10-05 06:56:53 +0000141
142/* Define phy_reset function to boot the MC based on mcinitcmd.
143 * This happens late enough to properly fixup u-boot env MAC addresses.
144 */
145#define CONFIG_RESET_PHY_R
146
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530147/*
148 * Carve out a DDR region which will not be used by u-boot/Linux
149 *
150 * It will be used by MC and Debug Server. The MC region must be
151 * 512MB aligned, so the min size to hide is 512MB.
152 */
153
154#if defined(CONFIG_FSL_MC_ENET)
155#define CONFIG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE (512UL * 1024 * 1024)
156#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530157/* Command line configuration */
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530158#define CONFIG_CMD_CACHE
159
160/* Miscellaneous configurable options */
161#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
162
Ashish Kumara179e562017-11-02 09:50:47 +0530163/* SATA */
164#ifdef CONFIG_SCSI
Ashish Kumara179e562017-11-02 09:50:47 +0530165#define CONFIG_SCSI_AHCI_PLAT
166#define CONFIG_SYS_SATA1 AHCI_BASE_ADDR1
167
168#define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
169#define CONFIG_SYS_SCSI_MAX_LUN 1
170#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
171 CONFIG_SYS_SCSI_MAX_LUN)
172#endif
173
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530174/* Physical Memory Map */
175#define CONFIG_CHIP_SELECTS_PER_CTRL 4
176
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530177#define CONFIG_HWCONFIG
178#define HWCONFIG_BUFFER_SIZE 128
179
180/* #define CONFIG_DISPLAY_CPUINFO */
181
Sumit Garg08da8b22018-01-06 09:04:24 +0530182#ifndef SPL_NO_ENV
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530183/* Allow to overwrite serial and ethaddr */
184#define CONFIG_ENV_OVERWRITE
185
186/* Initial environment variables */
187#define CONFIG_EXTRA_ENV_SETTINGS \
188 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
189 "loadaddr=0x80100000\0" \
190 "kernel_addr=0x100000\0" \
191 "ramdisk_addr=0x800000\0" \
192 "ramdisk_size=0x2000000\0" \
193 "fdt_high=0xa0000000\0" \
194 "initrd_high=0xffffffffffffffff\0" \
195 "kernel_start=0x581000000\0" \
196 "kernel_load=0xa0000000\0" \
197 "kernel_size=0x2800000\0" \
198 "console=ttyAMA0,38400n8\0" \
199 "mcinitcmd=fsl_mc start mc 0x580a00000" \
200 " 0x580e00000 \0"
201
Pankit Gargf5c2a832018-12-27 04:37:55 +0000202#ifndef CONFIG_TFABOOT
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530203#if defined(CONFIG_QSPI_BOOT)
204#define CONFIG_BOOTCOMMAND "sf probe 0:0;" \
Jagdish Gediya40febde2018-06-05 09:04:05 +0530205 "sf read 0x80001000 0xd00000 0x100000;"\
206 " fsl_mc lazyapply dpl 0x80001000 &&" \
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530207 " sf read $kernel_load $kernel_start" \
208 " $kernel_size && bootm $kernel_load"
Ashish Kumar5676ceb2017-11-06 13:18:43 +0530209#elif defined(CONFIG_SD_BOOT)
Jagdish Gediya40febde2018-06-05 09:04:05 +0530210#define CONFIG_BOOTCOMMAND "mmcinfo;mmc read 0x80001000 0x6800 0x800;"\
211 " fsl_mc lazyapply dpl 0x80001000 &&" \
Ashish Kumar5676ceb2017-11-06 13:18:43 +0530212 " mmc read $kernel_load $kernel_start" \
213 " $kernel_size && bootm $kernel_load"
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530214#else /* NOR BOOT*/
Jagdish Gediya40febde2018-06-05 09:04:05 +0530215#define CONFIG_BOOTCOMMAND "fsl_mc lazyapply dpl 0x580d00000 &&" \
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530216 " cp.b $kernel_start $kernel_load" \
217 " $kernel_size && bootm $kernel_load"
218#endif
Pankit Gargf5c2a832018-12-27 04:37:55 +0000219#endif /* CONFIG_TFABOOT */
Sumit Garg08da8b22018-01-06 09:04:24 +0530220#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530221
222/* Monitor Command Prompt */
223#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
224#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
225 sizeof(CONFIG_SYS_PROMPT) + 16)
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530226#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530227#define CONFIG_SYS_MAXARGS 64 /* max command args */
228
Ashish Kumar5676ceb2017-11-06 13:18:43 +0530229#ifdef CONFIG_SPL
230#define CONFIG_SPL_BSS_START_ADDR 0x80100000
231#define CONFIG_SPL_BSS_MAX_SIZE 0x00100000
Ashish Kumar5676ceb2017-11-06 13:18:43 +0530232#define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds"
233#define CONFIG_SPL_MAX_SIZE 0x16000
234#define CONFIG_SPL_STACK (CONFIG_SYS_FSL_OCRAM_BASE + 0x9ff0)
Jagdish Gediya01f3b432018-08-23 22:53:33 +0530235#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ashish Kumar5676ceb2017-11-06 13:18:43 +0530236#define CONFIG_SPL_TEXT_BASE 0x1800a000
237
238#define CONFIG_SYS_SPL_MALLOC_SIZE 0x00100000
239#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
Sumit Garg19ef0352018-01-06 09:04:25 +0530240
241#ifdef CONFIG_SECURE_BOOT
242#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
243/*
244 * HDR would be appended at end of image and copied to DDR along
245 * with U-Boot image. Here u-boot max. size is 512K. So if binary
246 * size increases then increase this size in case of secure boot as
247 * it uses raw u-boot image instead of fit image.
248 */
249#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
250#else
251#define CONFIG_SYS_MONITOR_LEN 0x100000
252#endif /* ifdef CONFIG_SECURE_BOOT */
253
Ashish Kumar5676ceb2017-11-06 13:18:43 +0530254#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530255#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
256
257#endif /* __LS1088_COMMON_H */