blob: 5d3b4c2299ef05659066c2f259205274a5c4710e [file] [log] [blame]
wdenkf8062712005-01-09 23:16:25 +00001/*
2 * armboot - Startup Code for OMP2420/ARM1136 CPU-core
3 *
wdenk2e405bf2005-01-10 00:01:04 +00004 * Copyright (c) 2004 Texas Instruments <r-woodruff2@ti.com>
wdenkf8062712005-01-09 23:16:25 +00005 *
Albert ARIBAUD60fbc8d2011-08-04 18:45:45 +02006 * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
7 * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
Detlev Zundelf1b3f2b2009-05-13 10:54:10 +02008 * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
wdenkf8062712005-01-09 23:16:25 +00009 * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
10 * Copyright (c) 2003 Kshitij <kshitij@ti.com>
11 *
12 * See file CREDITS for list of people who contributed to this
13 * project.
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License as
17 * published by the Free Software Foundation; either version 2 of
18 * the License, or (at your option) any later version.
19 *
20 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
wdenk2e405bf2005-01-10 00:01:04 +000022 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
wdenkf8062712005-01-09 23:16:25 +000023 * GNU General Public License for more details.
24 *
25 * You should have received a copy of the GNU General Public License
26 * along with this program; if not, write to the Free Software
27 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 * MA 02111-1307 USA
29 */
30
Wolfgang Denk0191e472010-10-26 14:34:52 +020031#include <asm-offsets.h>
wdenkf8062712005-01-09 23:16:25 +000032#include <config.h>
33#include <version.h>
wdenkf8062712005-01-09 23:16:25 +000034.globl _start
wdenk2e405bf2005-01-10 00:01:04 +000035_start: b reset
Aneesh V552a3192011-07-13 05:11:07 +000036#ifdef CONFIG_SPL_BUILD
Kyungmin Park33174212008-01-17 16:43:25 +090037 ldr pc, _hang
38 ldr pc, _hang
39 ldr pc, _hang
40 ldr pc, _hang
41 ldr pc, _hang
42 ldr pc, _hang
43 ldr pc, _hang
44
45_hang:
46 .word do_hang
47 .word 0x12345678
48 .word 0x12345678
49 .word 0x12345678
50 .word 0x12345678
51 .word 0x12345678
52 .word 0x12345678
53 .word 0x12345678 /* now 16*4=64 */
54#else
wdenkf8062712005-01-09 23:16:25 +000055 ldr pc, _undefined_instruction
56 ldr pc, _software_interrupt
57 ldr pc, _prefetch_abort
58 ldr pc, _data_abort
59 ldr pc, _not_used
60 ldr pc, _irq
61 ldr pc, _fiq
62
wdenk2e405bf2005-01-10 00:01:04 +000063_undefined_instruction: .word undefined_instruction
wdenkf8062712005-01-09 23:16:25 +000064_software_interrupt: .word software_interrupt
65_prefetch_abort: .word prefetch_abort
66_data_abort: .word data_abort
67_not_used: .word not_used
68_irq: .word irq
69_fiq: .word fiq
wdenk2e405bf2005-01-10 00:01:04 +000070_pad: .word 0x12345678 /* now 16*4=64 */
Aneesh V552a3192011-07-13 05:11:07 +000071#endif /* CONFIG_SPL_BUILD */
wdenkf8062712005-01-09 23:16:25 +000072.global _end_vect
73_end_vect:
74
75 .balignl 16,0xdeadbeef
76/*
77 *************************************************************************
78 *
79 * Startup Code (reset vector)
80 *
81 * do important init only if we don't start from memory!
82 * setup Memory and board specific bits prior to relocation.
83 * relocate armboot to ram
84 * setup stack
85 *
86 *************************************************************************
87 */
88
Heiko Schocher504f87c2010-09-17 13:10:40 +020089.globl _TEXT_BASE
wdenkf8062712005-01-09 23:16:25 +000090_TEXT_BASE:
Wolfgang Denk0708bc62010-10-07 21:51:12 +020091 .word CONFIG_SYS_TEXT_BASE
wdenkf8062712005-01-09 23:16:25 +000092
wdenkf8062712005-01-09 23:16:25 +000093/*
94 * These are defined in the board-specific linker script.
Heiko Schocher429ddf62010-10-13 07:57:14 +020095 * Subtracting _start from them lets the linker put their
96 * relative position in the executable instead of leaving
97 * them null.
wdenkf8062712005-01-09 23:16:25 +000098 */
Heiko Schocher429ddf62010-10-13 07:57:14 +020099.globl _bss_start_ofs
100_bss_start_ofs:
101 .word __bss_start - _start
Heiko Schocher504f87c2010-09-17 13:10:40 +0200102
Stefano Babicb913a3a2012-10-10 21:11:41 +0000103.global _image_copy_end_ofs
104_image_copy_end_ofs:
105 .word __image_copy_end - _start
106
Heiko Schocher429ddf62010-10-13 07:57:14 +0200107.globl _bss_end_ofs
108_bss_end_ofs:
Po-Yu Chuangcedbf4b2011-03-01 22:59:59 +0000109 .word __bss_end__ - _start
Heiko Schocher504f87c2010-09-17 13:10:40 +0200110
Po-Yu Chuang1864b002011-03-01 23:02:04 +0000111.globl _end_ofs
112_end_ofs:
113 .word _end - _start
114
wdenkf8062712005-01-09 23:16:25 +0000115#ifdef CONFIG_USE_IRQ
116/* IRQ stack memory (calculated at run-time) */
117.globl IRQ_STACK_START
118IRQ_STACK_START:
119 .word 0x0badc0de
120
121/* IRQ stack memory (calculated at run-time) */
122.globl FIQ_STACK_START
123FIQ_STACK_START:
124 .word 0x0badc0de
125#endif
Heiko Schocher504f87c2010-09-17 13:10:40 +0200126
Heiko Schocher504f87c2010-09-17 13:10:40 +0200127/* IRQ stack memory (calculated at run-time) + 8 bytes */
128.globl IRQ_STACK_START_IN
129IRQ_STACK_START_IN:
130 .word 0x0badc0de
Heiko Schocher504f87c2010-09-17 13:10:40 +0200131
Heiko Schocher504f87c2010-09-17 13:10:40 +0200132/*
133 * the actual reset code
134 */
135
136reset:
137 /*
138 * set the cpu to SVC32 mode
139 */
140 mrs r0,cpsr
141 bic r0,r0,#0x1f
142 orr r0,r0,#0xd3
143 msr cpsr,r0
144
145#ifdef CONFIG_OMAP2420H4
146 /* Copy vectors to mask ROM indirect addr */
147 adr r0, _start /* r0 <- current position of code */
148 add r0, r0, #4 /* skip reset vector */
149 mov r2, #64 /* r2 <- size to copy */
150 add r2, r0, r2 /* r2 <- source end address */
151 mov r1, #SRAM_OFFSET0 /* build vect addr */
152 mov r3, #SRAM_OFFSET1
153 add r1, r1, r3
154 mov r3, #SRAM_OFFSET2
155 add r1, r1, r3
156next:
157 ldmia r0!, {r3-r10} /* copy from source address [r0] */
158 stmia r1!, {r3-r10} /* copy to target address [r1] */
159 cmp r0, r2 /* until source end address [r2] */
160 bne next /* loop until equal */
161 bl cpy_clk_code /* put dpll adjust code behind vectors */
162#endif
163 /* the mask ROM code should have PLL and others stable */
164#ifndef CONFIG_SKIP_LOWLEVEL_INIT
165 bl cpu_init_crit
166#endif
167
168/* Set stackpointer in internal RAM to call board_init_f */
169call_board_init_f:
170 ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
Heiko Schocher17f288a2010-11-12 07:53:55 +0100171 bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
Heiko Schocher504f87c2010-09-17 13:10:40 +0200172 ldr r0,=0x00000000
173
Heiko Schocher504f87c2010-09-17 13:10:40 +0200174 bl board_init_f
Heiko Schocher504f87c2010-09-17 13:10:40 +0200175
176/*------------------------------------------------------------------------------*/
177
178/*
179 * void relocate_code (addr_sp, gd, addr_moni)
180 *
181 * This "function" does not return, instead it continues in RAM
182 * after relocating the monitor code.
183 *
184 */
185 .globl relocate_code
186relocate_code:
187 mov r4, r0 /* save addr_sp */
188 mov r5, r1 /* save addr of gd */
189 mov r6, r2 /* save addr of destination */
Heiko Schocher504f87c2010-09-17 13:10:40 +0200190
191 /* Set up the stack */
192stack_setup:
193 mov sp, r4
194
195 adr r0, _start
Andreas Bießmann007b38f2010-12-01 00:58:34 +0100196 cmp r0, r6
Zhong Hongbo8c2ef802012-09-01 20:49:52 +0000197 moveq r9, #0 /* no relocation. relocation offset(r9) = 0 */
Andreas Bießmann007b38f2010-12-01 00:58:34 +0100198 beq clear_bss /* skip relocation */
Andreas Bießmann8cfbda92010-12-01 00:58:33 +0100199 mov r1, r6 /* r1 <- scratch for copy_loop */
Stefano Babicb913a3a2012-10-10 21:11:41 +0000200 ldr r3, _image_copy_end_ofs
Heiko Schocher429ddf62010-10-13 07:57:14 +0200201 add r2, r0, r3 /* r2 <- source end address */
Heiko Schocher504f87c2010-09-17 13:10:40 +0200202
Heiko Schocher504f87c2010-09-17 13:10:40 +0200203copy_loop:
204 ldmia r0!, {r9-r10} /* copy from source address [r0] */
Andreas Bießmann8cfbda92010-12-01 00:58:33 +0100205 stmia r1!, {r9-r10} /* copy to target address [r1] */
Albert Aribaud0668d162010-10-05 16:06:39 +0200206 cmp r0, r2 /* until source end address [r2] */
207 blo copy_loop
Heiko Schocher504f87c2010-09-17 13:10:40 +0200208
Aneesh V552a3192011-07-13 05:11:07 +0000209#ifndef CONFIG_SPL_BUILD
Heiko Schocher429ddf62010-10-13 07:57:14 +0200210 /*
211 * fix .rel.dyn relocations
212 */
213 ldr r0, _TEXT_BASE /* r0 <- Text base */
Andreas Bießmann8cfbda92010-12-01 00:58:33 +0100214 sub r9, r6, r0 /* r9 <- relocation offset */
Heiko Schocher429ddf62010-10-13 07:57:14 +0200215 ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
216 add r10, r10, r0 /* r10 <- sym table in FLASH */
217 ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
218 add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
219 ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
220 add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
Heiko Schocher504f87c2010-09-17 13:10:40 +0200221fixloop:
Gray Remlinea4b2c82010-10-24 16:18:31 +0100222 ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
223 add r0, r0, r9 /* r0 <- location to fix up in RAM */
Heiko Schocher429ddf62010-10-13 07:57:14 +0200224 ldr r1, [r2, #4]
Andreas Bießmann318cea12010-12-01 00:58:35 +0100225 and r7, r1, #0xff
226 cmp r7, #23 /* relative fixup? */
Heiko Schocher429ddf62010-10-13 07:57:14 +0200227 beq fixrel
Andreas Bießmann318cea12010-12-01 00:58:35 +0100228 cmp r7, #2 /* absolute fixup? */
Heiko Schocher429ddf62010-10-13 07:57:14 +0200229 beq fixabs
230 /* ignore unknown type of fixup */
231 b fixnext
232fixabs:
233 /* absolute fix: set location to (offset) symbol value */
234 mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
235 add r1, r10, r1 /* r1 <- address of symbol in table */
236 ldr r1, [r1, #4] /* r1 <- symbol value */
Wolfgang Denk899cdd12010-12-09 11:26:24 +0100237 add r1, r1, r9 /* r1 <- relocated sym addr */
Heiko Schocher429ddf62010-10-13 07:57:14 +0200238 b fixnext
239fixrel:
240 /* relative fix: increase location by offset */
241 ldr r1, [r0]
242 add r1, r1, r9
243fixnext:
244 str r1, [r0]
Gray Remlinea4b2c82010-10-24 16:18:31 +0100245 add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
Heiko Schocher504f87c2010-09-17 13:10:40 +0200246 cmp r2, r3
Wolfgang Denk98dd07c2010-10-23 23:22:38 +0200247 blo fixloop
Stefano Babicb913a3a2012-10-10 21:11:41 +0000248 b clear_bss
249
250_rel_dyn_start_ofs:
251 .word __rel_dyn_start - _start
252_rel_dyn_end_ofs:
253 .word __rel_dyn_end - _start
254_dynsym_start_ofs:
255 .word __dynsym_start - _start
Heiko Schocher504f87c2010-09-17 13:10:40 +0200256#endif
Heiko Schocher504f87c2010-09-17 13:10:40 +0200257
258clear_bss:
Stefano Babicb913a3a2012-10-10 21:11:41 +0000259#ifdef CONFIG_SPL_BUILD
260 /* No relocation for SPL */
261 ldr r0, =__bss_start
262 ldr r1, =__bss_end__
263#else
Heiko Schocher429ddf62010-10-13 07:57:14 +0200264 ldr r0, _bss_start_ofs
265 ldr r1, _bss_end_ofs
Andreas Bießmann8cfbda92010-12-01 00:58:33 +0100266 mov r4, r6 /* reloc addr */
Heiko Schocher504f87c2010-09-17 13:10:40 +0200267 add r0, r0, r4
Heiko Schocher504f87c2010-09-17 13:10:40 +0200268 add r1, r1, r4
Stefano Babicb913a3a2012-10-10 21:11:41 +0000269#endif
Heiko Schocher504f87c2010-09-17 13:10:40 +0200270 mov r2, #0x00000000 /* clear */
271
Zhong Hongbo1a324a52012-07-07 03:24:33 +0000272clbss_l:cmp r0, r1 /* clear loop... */
273 bhs clbss_e /* if reached end of bss, exit */
274 str r2, [r0]
Heiko Schocher504f87c2010-09-17 13:10:40 +0200275 add r0, r0, #4
Zhong Hongbo1a324a52012-07-07 03:24:33 +0000276 b clbss_l
277clbss_e:
wdenkf8062712005-01-09 23:16:25 +0000278
279/*
Heiko Schocher504f87c2010-09-17 13:10:40 +0200280 * We are done. Do not return, instead branch to second part of board
281 * initialization, now running from RAM.
282 */
283#ifdef CONFIG_NAND_SPL
Heiko Schocher429ddf62010-10-13 07:57:14 +0200284 ldr r0, _nand_boot_ofs
Fabio Estevama85ef552011-02-09 01:17:54 +0000285 mov pc, r0
286
287_nand_boot_ofs:
288 .word nand_boot
Heiko Schocher504f87c2010-09-17 13:10:40 +0200289#else
290jump_2_ram:
Heiko Schocher429ddf62010-10-13 07:57:14 +0200291 ldr r0, _board_init_r_ofs
Stefano Babicb913a3a2012-10-10 21:11:41 +0000292 adr r1, _start
Darius Augulis50a0a9c2010-10-25 13:45:35 +0300293 add lr, r0, r1
Darius Augulis50a0a9c2010-10-25 13:45:35 +0300294 add lr, lr, r9
Heiko Schocher504f87c2010-09-17 13:10:40 +0200295 /* setup parameters for board_init_r */
296 mov r0, r5 /* gd_t */
Andreas Bießmann8cfbda92010-12-01 00:58:33 +0100297 mov r1, r6 /* dest_addr */
Heiko Schocher504f87c2010-09-17 13:10:40 +0200298 /* jump to it ... */
Heiko Schocher504f87c2010-09-17 13:10:40 +0200299 mov pc, lr
300
Heiko Schocher429ddf62010-10-13 07:57:14 +0200301_board_init_r_ofs:
302 .word board_init_r - _start
Heiko Schocher504f87c2010-09-17 13:10:40 +0200303#endif
Heiko Schocher429ddf62010-10-13 07:57:14 +0200304
wdenkf8062712005-01-09 23:16:25 +0000305/*
306 *************************************************************************
307 *
308 * CPU_init_critical registers
309 *
310 * setup important registers
311 * setup memory timing
312 *
313 *************************************************************************
314 */
Magnus Lilja4133f652009-06-13 20:50:01 +0200315#ifndef CONFIG_SKIP_LOWLEVEL_INIT
wdenkf8062712005-01-09 23:16:25 +0000316cpu_init_crit:
317 /*
318 * flush v4 I/D caches
319 */
320 mov r0, #0
George G. Davis15967892010-05-11 10:15:36 -0400321 mcr p15, 0, r0, c7, c7, 0 /* Invalidate I+D+BTB caches */
322 mcr p15, 0, r0, c8, c7, 0 /* Invalidate Unified TLB */
wdenkf8062712005-01-09 23:16:25 +0000323
324 /*
325 * disable MMU stuff and caches
326 */
327 mrc p15, 0, r0, c1, c0, 0
328 bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
329 bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
330 orr r0, r0, #0x00000002 @ set bit 2 (A) Align
wdenkf8062712005-01-09 23:16:25 +0000331 orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
wdenkf8062712005-01-09 23:16:25 +0000332 mcr p15, 0, r0, c1, c0, 0
333
334 /*
wdenk2e405bf2005-01-10 00:01:04 +0000335 * Jump to board specific initialization... The Mask ROM will have already initialized
336 * basic memory. Go here to bump up clock rate and handle wake up conditions.
wdenkf8062712005-01-09 23:16:25 +0000337 */
wdenk2e405bf2005-01-10 00:01:04 +0000338 mov ip, lr /* persevere link reg across call */
Wolfgang Denk7f88a5e2005-10-06 17:08:18 +0200339 bl lowlevel_init /* go setup pll,mux,memory */
wdenk2e405bf2005-01-10 00:01:04 +0000340 mov lr, ip /* restore link */
341 mov pc, lr /* back to my caller */
Magnus Lilja4133f652009-06-13 20:50:01 +0200342#endif /* CONFIG_SKIP_LOWLEVEL_INIT */
Kyungmin Park33174212008-01-17 16:43:25 +0900343
Aneesh V552a3192011-07-13 05:11:07 +0000344#ifndef CONFIG_SPL_BUILD
wdenkf8062712005-01-09 23:16:25 +0000345/*
346 *************************************************************************
347 *
348 * Interrupt handling
349 *
350 *************************************************************************
351 */
352@
353@ IRQ stack frame.
354@
355#define S_FRAME_SIZE 72
356
357#define S_OLD_R0 68
358#define S_PSR 64
359#define S_PC 60
360#define S_LR 56
361#define S_SP 52
362
363#define S_IP 48
364#define S_FP 44
365#define S_R10 40
366#define S_R9 36
367#define S_R8 32
368#define S_R7 28
369#define S_R6 24
370#define S_R5 20
371#define S_R4 16
372#define S_R3 12
373#define S_R2 8
374#define S_R1 4
375#define S_R0 0
376
377#define MODE_SVC 0x13
378#define I_BIT 0x80
379
380/*
381 * use bad_save_user_regs for abort/prefetch/undef/swi ...
382 * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
383 */
384
385 .macro bad_save_user_regs
wdenk2e405bf2005-01-10 00:01:04 +0000386 sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current user stack
wdenkf8062712005-01-09 23:16:25 +0000387 stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
388
Heiko Schocher504f87c2010-09-17 13:10:40 +0200389 ldr r2, IRQ_STACK_START_IN @ set base 2 words into abort stack
wdenk2e405bf2005-01-10 00:01:04 +0000390 ldmia r2, {r2 - r3} @ get values for "aborted" pc and cpsr (into parm regs)
wdenkf8062712005-01-09 23:16:25 +0000391 add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
392
393 add r5, sp, #S_SP
394 mov r1, lr
wdenk2e405bf2005-01-10 00:01:04 +0000395 stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
396 mov r0, sp @ save current stack into r0 (param register)
wdenkf8062712005-01-09 23:16:25 +0000397 .endm
398
399 .macro irq_save_user_regs
400 sub sp, sp, #S_FRAME_SIZE
401 stmia sp, {r0 - r12} @ Calling r0-r12
wdenk2e405bf2005-01-10 00:01:04 +0000402 add r8, sp, #S_PC @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
403 stmdb r8, {sp, lr}^ @ Calling SP, LR
404 str lr, [r8, #0] @ Save calling PC
405 mrs r6, spsr
406 str r6, [r8, #4] @ Save CPSR
407 str r0, [r8, #8] @ Save OLD_R0
wdenkf8062712005-01-09 23:16:25 +0000408 mov r0, sp
409 .endm
410
411 .macro irq_restore_user_regs
412 ldmia sp, {r0 - lr}^ @ Calling r0 - lr
413 mov r0, r0
414 ldr lr, [sp, #S_PC] @ Get PC
415 add sp, sp, #S_FRAME_SIZE
416 subs pc, lr, #4 @ return & move spsr_svc into cpsr
417 .endm
418
419 .macro get_bad_stack
Heiko Schocher504f87c2010-09-17 13:10:40 +0200420 ldr r13, IRQ_STACK_START_IN @ setup our mode stack (enter in banked mode)
wdenkf8062712005-01-09 23:16:25 +0000421
422 str lr, [r13] @ save caller lr in position 0 of saved stack
wdenk2e405bf2005-01-10 00:01:04 +0000423 mrs lr, spsr @ get the spsr
424 str lr, [r13, #4] @ save spsr in position 1 of saved stack
wdenkf8062712005-01-09 23:16:25 +0000425
426 mov r13, #MODE_SVC @ prepare SVC-Mode
427 @ msr spsr_c, r13
wdenk2e405bf2005-01-10 00:01:04 +0000428 msr spsr, r13 @ switch modes, make sure moves will execute
429 mov lr, pc @ capture return pc
430 movs pc, lr @ jump to next instruction & switch modes.
wdenkf8062712005-01-09 23:16:25 +0000431 .endm
432
433 .macro get_bad_stack_swi
wdenk2e405bf2005-01-10 00:01:04 +0000434 sub r13, r13, #4 @ space on current stack for scratch reg.
435 str r0, [r13] @ save R0's value.
Heiko Schocher504f87c2010-09-17 13:10:40 +0200436 ldr r0, IRQ_STACK_START_IN @ get data regions start
wdenkf8062712005-01-09 23:16:25 +0000437 str lr, [r0] @ save caller lr in position 0 of saved stack
wdenk2e405bf2005-01-10 00:01:04 +0000438 mrs r0, spsr @ get the spsr
439 str lr, [r0, #4] @ save spsr in position 1 of saved stack
440 ldr r0, [r13] @ restore r0
441 add r13, r13, #4 @ pop stack entry
wdenkf8062712005-01-09 23:16:25 +0000442 .endm
443
444 .macro get_irq_stack @ setup IRQ stack
445 ldr sp, IRQ_STACK_START
446 .endm
447
448 .macro get_fiq_stack @ setup FIQ stack
449 ldr sp, FIQ_STACK_START
450 .endm
Aneesh V552a3192011-07-13 05:11:07 +0000451#endif /* CONFIG_SPL_BUILD */
wdenkf8062712005-01-09 23:16:25 +0000452
453/*
454 * exception handlers
455 */
Aneesh V552a3192011-07-13 05:11:07 +0000456#ifdef CONFIG_SPL_BUILD
Kyungmin Park33174212008-01-17 16:43:25 +0900457 .align 5
458do_hang:
459 ldr sp, _TEXT_BASE /* use 32 words about stack */
460 bl hang /* hang and never return */
Aneesh V552a3192011-07-13 05:11:07 +0000461#else /* !CONFIG_SPL_BUILD */
wdenk2e405bf2005-01-10 00:01:04 +0000462 .align 5
wdenkf8062712005-01-09 23:16:25 +0000463undefined_instruction:
464 get_bad_stack
465 bad_save_user_regs
wdenk2e405bf2005-01-10 00:01:04 +0000466 bl do_undefined_instruction
wdenkf8062712005-01-09 23:16:25 +0000467
468 .align 5
469software_interrupt:
470 get_bad_stack_swi
471 bad_save_user_regs
wdenk2e405bf2005-01-10 00:01:04 +0000472 bl do_software_interrupt
wdenkf8062712005-01-09 23:16:25 +0000473
474 .align 5
475prefetch_abort:
476 get_bad_stack
477 bad_save_user_regs
wdenk2e405bf2005-01-10 00:01:04 +0000478 bl do_prefetch_abort
wdenkf8062712005-01-09 23:16:25 +0000479
480 .align 5
481data_abort:
482 get_bad_stack
483 bad_save_user_regs
wdenk2e405bf2005-01-10 00:01:04 +0000484 bl do_data_abort
wdenkf8062712005-01-09 23:16:25 +0000485
486 .align 5
487not_used:
488 get_bad_stack
489 bad_save_user_regs
wdenk2e405bf2005-01-10 00:01:04 +0000490 bl do_not_used
wdenkf8062712005-01-09 23:16:25 +0000491
492#ifdef CONFIG_USE_IRQ
493
494 .align 5
495irq:
496 get_irq_stack
497 irq_save_user_regs
wdenk2e405bf2005-01-10 00:01:04 +0000498 bl do_irq
wdenkf8062712005-01-09 23:16:25 +0000499 irq_restore_user_regs
500
501 .align 5
502fiq:
503 get_fiq_stack
504 /* someone ought to write a more effiction fiq_save_user_regs */
505 irq_save_user_regs
wdenk2e405bf2005-01-10 00:01:04 +0000506 bl do_fiq
wdenkf8062712005-01-09 23:16:25 +0000507 irq_restore_user_regs
508
509#else
510
511 .align 5
512irq:
513 get_bad_stack
514 bad_save_user_regs
wdenk2e405bf2005-01-10 00:01:04 +0000515 bl do_irq
wdenkf8062712005-01-09 23:16:25 +0000516
517 .align 5
518fiq:
519 get_bad_stack
520 bad_save_user_regs
wdenk2e405bf2005-01-10 00:01:04 +0000521 bl do_fiq
wdenkf8062712005-01-09 23:16:25 +0000522
523#endif
524 .align 5
525.global arm1136_cache_flush
526arm1136_cache_flush:
Aneesh Vecee9c82011-06-16 23:30:48 +0000527#if !defined(CONFIG_SYS_ICACHE_OFF)
wdenkf8062712005-01-09 23:16:25 +0000528 mcr p15, 0, r1, c7, c5, 0 @ invalidate I cache
Heiko Schocher95965b92010-09-17 13:10:32 +0200529#endif
Aneesh Vecee9c82011-06-16 23:30:48 +0000530#if !defined(CONFIG_SYS_DCACHE_OFF)
Heiko Schocher95965b92010-09-17 13:10:32 +0200531 mcr p15, 0, r1, c7, c14, 0 @ invalidate D cache
532#endif
wdenkf8062712005-01-09 23:16:25 +0000533 mov pc, lr @ back to caller
Aneesh V552a3192011-07-13 05:11:07 +0000534#endif /* CONFIG_SPL_BUILD */