blob: 46ddec68686536223f36312fb3f440b61488d08d [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Marek Vasut163551a2010-05-11 04:31:44 +02002/*
3 * Toradex Colibri PXA270 configuration file
4 *
5 * Copyright (C) 2010 Marek Vasut <marek.vasut@gmail.com>
Marcel Ziswilerd92dee52016-11-16 17:49:23 +01006 * Copyright (C) 2015-2016 Marcel Ziswiler <marcel@ziswiler.com>
Marek Vasut163551a2010-05-11 04:31:44 +02007 */
8
Marcel Ziswilere40eaca2015-03-01 00:53:15 +01009#ifndef __CONFIG_H
10#define __CONFIG_H
Marek Vasut163551a2010-05-11 04:31:44 +020011
12/*
13 * High Level Board Configuration Options
14 */
Marek Vasut85cc88a2011-11-26 07:20:07 +010015#define CONFIG_CPU_PXA27X 1 /* Marvell PXA270 CPU */
Marcel Ziswilere40eaca2015-03-01 00:53:15 +010016/* Avoid overwriting factory configuration block */
17#define CONFIG_BOARD_SIZE_LIMIT 0x40000
Marek Vasut163551a2010-05-11 04:31:44 +020018
Marek Vasut163551a2010-05-11 04:31:44 +020019/*
20 * Environment settings
21 */
Marek Vasute326a232011-11-26 07:15:36 +010022#define CONFIG_SYS_MALLOC_LEN (128 * 1024)
Marek Vasut163551a2010-05-11 04:31:44 +020023#define CONFIG_BOOTCOMMAND \
Marcel Ziswiler92f0d502015-03-01 00:53:16 +010024 "if fatload mmc 0 0xa0000000 uImage; then " \
Marek Vasut163551a2010-05-11 04:31:44 +020025 "bootm 0xa0000000; " \
26 "fi; " \
27 "if usb reset && fatload usb 0 0xa0000000 uImage; then " \
28 "bootm 0xa0000000; " \
29 "fi; " \
Marcel Ziswiler92f0d502015-03-01 00:53:16 +010030 "bootm 0xc0000;"
Marek Vasut163551a2010-05-11 04:31:44 +020031#define CONFIG_TIMESTAMP
Marek Vasut163551a2010-05-11 04:31:44 +020032#define CONFIG_CMDLINE_TAG
33#define CONFIG_SETUP_MEMORY_TAGS
Marek Vasut163551a2010-05-11 04:31:44 +020034
35/*
36 * Serial Console Configuration
37 */
Marek Vasut163551a2010-05-11 04:31:44 +020038
39/*
40 * Bootloader Components Configuration
41 */
Marek Vasut163551a2010-05-11 04:31:44 +020042
Marcel Ziswiler99c53412015-08-16 04:16:36 +020043/* I2C support */
Tom Rini52b2e262021-08-18 23:12:24 -040044#if CONFIG_IS_ENABLED(SYS_I2C_LEGACY)
Marcel Ziswiler99c53412015-08-16 04:16:36 +020045#define CONFIG_SYS_I2C_PXA
46#define CONFIG_PXA_STD_I2C
47#define CONFIG_PXA_PWR_I2C
Marcel Ziswiler99c53412015-08-16 04:16:36 +020048#endif
49
Marcel Ziswiler3e2cb732015-08-16 04:16:35 +020050/* LCD support */
51#ifdef CONFIG_LCD
52#define CONFIG_PXA_LCD
53#define CONFIG_PXA_VGA
Marcel Ziswiler3e2cb732015-08-16 04:16:35 +020054#define CONFIG_LCD_LOGO
55#endif
56
Marek Vasut163551a2010-05-11 04:31:44 +020057/*
58 * Networking Configuration
Marek Vasut163551a2010-05-11 04:31:44 +020059 */
60#ifdef CONFIG_CMD_NET
Marek Vasut163551a2010-05-11 04:31:44 +020061
Marek Vasut163551a2010-05-11 04:31:44 +020062#define CONFIG_DRIVER_DM9000 1
63#define CONFIG_DM9000_BASE 0x08000000
64#define DM9000_IO (CONFIG_DM9000_BASE)
65#define DM9000_DATA (CONFIG_DM9000_BASE + 4)
66#define CONFIG_NET_RETRY_COUNT 10
67
68#define CONFIG_BOOTP_BOOTFILESIZE
Marek Vasut163551a2010-05-11 04:31:44 +020069#endif
70
Marek Vasut163551a2010-05-11 04:31:44 +020071/*
72 * Clock Configuration
73 */
Marek Vasute326a232011-11-26 07:15:36 +010074#define CONFIG_SYS_CPUSPEED 0x290 /* 520MHz */
Marek Vasut163551a2010-05-11 04:31:44 +020075
76/*
Marek Vasut163551a2010-05-11 04:31:44 +020077 * DRAM Map
78 */
Marek Vasut163551a2010-05-11 04:31:44 +020079#define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
80#define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */
81
82#define CONFIG_SYS_DRAM_BASE 0xa0000000 /* CS0 */
83#define CONFIG_SYS_DRAM_SIZE 0x04000000 /* 64 MB DRAM */
84
Marek Vasute326a232011-11-26 07:15:36 +010085#define CONFIG_SYS_LOAD_ADDR PHYS_SDRAM_1
Marek Vasut62f66a52010-09-23 09:46:57 +020086#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
Marek Vasute326a232011-11-26 07:15:36 +010087#define CONFIG_SYS_INIT_SP_ADDR 0x5c010000
Marek Vasut62f66a52010-09-23 09:46:57 +020088
Marek Vasut163551a2010-05-11 04:31:44 +020089/*
90 * NOR FLASH
91 */
92#ifdef CONFIG_CMD_FLASH
93#define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
Marcel Ziswiler7cc27c92015-08-16 04:16:34 +020094#define PHYS_FLASH_SIZE 0x02000000 /* 32 MB */
Marek Vasut163551a2010-05-11 04:31:44 +020095#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
96
Marcel Ziswiler7cc27c92015-08-16 04:16:34 +020097#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_32BIT
Marek Vasut163551a2010-05-11 04:31:44 +020098
99#define CONFIG_SYS_MAX_FLASH_SECT (4 + 255)
100#define CONFIG_SYS_MAX_FLASH_BANKS 1
101
Marek Vasute326a232011-11-26 07:15:36 +0100102#define CONFIG_SYS_FLASH_ERASE_TOUT (25 * CONFIG_SYS_HZ)
103#define CONFIG_SYS_FLASH_WRITE_TOUT (25 * CONFIG_SYS_HZ)
Marcel Ziswiler7cc27c92015-08-16 04:16:34 +0200104#define CONFIG_SYS_FLASH_LOCK_TOUT (25 * CONFIG_SYS_HZ)
105#define CONFIG_SYS_FLASH_UNLOCK_TOUT (25 * CONFIG_SYS_HZ)
Marek Vasut163551a2010-05-11 04:31:44 +0200106#endif
107
Marek Vasute326a232011-11-26 07:15:36 +0100108#define CONFIG_SYS_MONITOR_BASE 0x0
Marcel Ziswilere40eaca2015-03-01 00:53:15 +0100109#define CONFIG_SYS_MONITOR_LEN 0x40000
Marek Vasut163551a2010-05-11 04:31:44 +0200110
Marcel Ziswilere40eaca2015-03-01 00:53:15 +0100111/* Skip factory configuration block */
Marek Vasut163551a2010-05-11 04:31:44 +0200112
113/*
114 * GPIO settings
115 */
116#define CONFIG_SYS_GPSR0_VAL 0x00000000
117#define CONFIG_SYS_GPSR1_VAL 0x00020000
Marcel Ziswilerbe7f13c2015-03-01 00:53:19 +0100118#define CONFIG_SYS_GPSR2_VAL 0x0002c000
Marek Vasut163551a2010-05-11 04:31:44 +0200119#define CONFIG_SYS_GPSR3_VAL 0x00000000
120
121#define CONFIG_SYS_GPCR0_VAL 0x00000000
122#define CONFIG_SYS_GPCR1_VAL 0x00000000
123#define CONFIG_SYS_GPCR2_VAL 0x00000000
124#define CONFIG_SYS_GPCR3_VAL 0x00000000
125
Marcel Ziswilerbe7f13c2015-03-01 00:53:19 +0100126#define CONFIG_SYS_GPDR0_VAL 0xc8008000
127#define CONFIG_SYS_GPDR1_VAL 0xfc02a981
128#define CONFIG_SYS_GPDR2_VAL 0x92c3ffff
129#define CONFIG_SYS_GPDR3_VAL 0x0061e804
Marek Vasut163551a2010-05-11 04:31:44 +0200130
Marcel Ziswilerbe7f13c2015-03-01 00:53:19 +0100131#define CONFIG_SYS_GAFR0_L_VAL 0x80100000
132#define CONFIG_SYS_GAFR0_U_VAL 0xa5c00010
133#define CONFIG_SYS_GAFR1_L_VAL 0x6992901a
134#define CONFIG_SYS_GAFR1_U_VAL 0xaaa50008
135#define CONFIG_SYS_GAFR2_L_VAL 0xaaaaaaaa
136#define CONFIG_SYS_GAFR2_U_VAL 0x4109a002
137#define CONFIG_SYS_GAFR3_L_VAL 0x54000310
138#define CONFIG_SYS_GAFR3_U_VAL 0x00005401
Marek Vasut163551a2010-05-11 04:31:44 +0200139
140#define CONFIG_SYS_PSSR_VAL 0x30
141
142/*
143 * Clock settings
144 */
145#define CONFIG_SYS_CKEN 0x00500240
146#define CONFIG_SYS_CCCR 0x02000290
147
148/*
149 * Memory settings
150 */
Marcel Ziswilerbe7f13c2015-03-01 00:53:19 +0100151#define CONFIG_SYS_MSC0_VAL 0x9ee1c5f2
152#define CONFIG_SYS_MSC1_VAL 0x9ee1f994
153#define CONFIG_SYS_MSC2_VAL 0x9ee19ee1
154#define CONFIG_SYS_MDCNFG_VAL 0x090009c9
155#define CONFIG_SYS_MDREFR_VAL 0x2003a031
156#define CONFIG_SYS_MDMRS_VAL 0x00220022
157#define CONFIG_SYS_FLYCNFG_VAL 0x00010001
Marek Vasut163551a2010-05-11 04:31:44 +0200158#define CONFIG_SYS_SXCNFG_VAL 0x40044004
159
160/*
161 * PCMCIA and CF Interfaces
162 */
Marcel Ziswilerbe7f13c2015-03-01 00:53:19 +0100163#define CONFIG_SYS_MECR_VAL 0x00000000
164#define CONFIG_SYS_MCMEM0_VAL 0x00028307
Marek Vasut163551a2010-05-11 04:31:44 +0200165#define CONFIG_SYS_MCMEM1_VAL 0x00014307
Marcel Ziswilerbe7f13c2015-03-01 00:53:19 +0100166#define CONFIG_SYS_MCATT0_VAL 0x00038787
Marek Vasut163551a2010-05-11 04:31:44 +0200167#define CONFIG_SYS_MCATT1_VAL 0x0001c787
Marcel Ziswilerbe7f13c2015-03-01 00:53:19 +0100168#define CONFIG_SYS_MCIO0_VAL 0x0002830f
Marek Vasut163551a2010-05-11 04:31:44 +0200169#define CONFIG_SYS_MCIO1_VAL 0x0001430f
170
Marek Vasutcb4d3372011-11-26 11:27:50 +0100171#include "pxa-common.h"
Marek Vasut163551a2010-05-11 04:31:44 +0200172
Marcel Ziswilere40eaca2015-03-01 00:53:15 +0100173#endif /* __CONFIG_H */