blob: 182f55843ff617354cc67c10bcc8f95645fe60ec [file] [log] [blame]
Dave Liub19ecd32007-09-18 12:37:57 +08001/*
2 * Copyright (C) 2007 Freescale Semiconductor, Inc.
3 * Dave Liu <daveliu@freescale.com>
4 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Dave Liub19ecd32007-09-18 12:37:57 +08006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
Dave Liub19ecd32007-09-18 12:37:57 +080011/*
12 * High Level Configuration Options
13 */
14#define CONFIG_E300 1 /* E300 family */
Peter Tyser72f2d392009-05-22 17:23:25 -050015#define CONFIG_MPC837x 1 /* MPC837x CPU specific */
Dave Liub19ecd32007-09-18 12:37:57 +080016#define CONFIG_MPC837XEMDS 1 /* MPC837XEMDS board specific */
17
18/*
19 * System Clock Setup
20 */
21#ifdef CONFIG_PCISLAVE
22#define CONFIG_83XX_PCICLK 66000000 /* in HZ */
23#else
24#define CONFIG_83XX_CLKIN 66000000 /* in Hz */
25#endif
26
27#ifndef CONFIG_SYS_CLK_FREQ
28#define CONFIG_SYS_CLK_FREQ 66000000
29#endif
30
31/*
32 * Hardware Reset Configuration Word
33 * if CLKIN is 66MHz, then
34 * CSB = 396MHz, CORE = 594MHz, DDRC = 396MHz, LBC = 396MHz
35 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020036#define CONFIG_SYS_HRCW_LOW (\
Dave Liub19ecd32007-09-18 12:37:57 +080037 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
38 HRCWL_DDR_TO_SCB_CLK_1X1 |\
39 HRCWL_SVCOD_DIV_2 |\
40 HRCWL_CSB_TO_CLKIN_6X1 |\
41 HRCWL_CORE_TO_CSB_1_5X1)
42
43#ifdef CONFIG_PCISLAVE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020044#define CONFIG_SYS_HRCW_HIGH (\
Dave Liub19ecd32007-09-18 12:37:57 +080045 HRCWH_PCI_AGENT |\
46 HRCWH_PCI1_ARBITER_DISABLE |\
47 HRCWH_CORE_ENABLE |\
48 HRCWH_FROM_0XFFF00100 |\
49 HRCWH_BOOTSEQ_DISABLE |\
50 HRCWH_SW_WATCHDOG_DISABLE |\
51 HRCWH_ROM_LOC_LOCAL_16BIT |\
52 HRCWH_RL_EXT_LEGACY |\
53 HRCWH_TSEC1M_IN_RGMII |\
54 HRCWH_TSEC2M_IN_RGMII |\
55 HRCWH_BIG_ENDIAN |\
56 HRCWH_LDP_CLEAR)
57#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020058#define CONFIG_SYS_HRCW_HIGH (\
Dave Liub19ecd32007-09-18 12:37:57 +080059 HRCWH_PCI_HOST |\
60 HRCWH_PCI1_ARBITER_ENABLE |\
61 HRCWH_CORE_ENABLE |\
62 HRCWH_FROM_0X00000100 |\
63 HRCWH_BOOTSEQ_DISABLE |\
64 HRCWH_SW_WATCHDOG_DISABLE |\
65 HRCWH_ROM_LOC_LOCAL_16BIT |\
66 HRCWH_RL_EXT_LEGACY |\
67 HRCWH_TSEC1M_IN_RGMII |\
68 HRCWH_TSEC2M_IN_RGMII |\
69 HRCWH_BIG_ENDIAN |\
70 HRCWH_LDP_CLEAR)
71#endif
72
Dave Liued5a0982008-03-04 16:59:22 +080073/* Arbiter Configuration Register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020074#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */
Joe Hershberger0f193402011-10-11 23:57:18 -050075#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */
Dave Liued5a0982008-03-04 16:59:22 +080076
77/* System Priority Control Register */
Joe Hershberger0f193402011-10-11 23:57:18 -050078#define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC1/2 emergency has highest priority */
Dave Liued5a0982008-03-04 16:59:22 +080079
Dave Liub19ecd32007-09-18 12:37:57 +080080/*
Dave Liued5a0982008-03-04 16:59:22 +080081 * IP blocks clock configuration
Dave Liub19ecd32007-09-18 12:37:57 +080082 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020083#define CONFIG_SYS_SCCR_TSEC1CM 1 /* CSB:eTSEC1 = 1:1 */
84#define CONFIG_SYS_SCCR_TSEC2CM 1 /* CSB:eTSEC2 = 1:1 */
Joe Hershberger0f193402011-10-11 23:57:18 -050085#define CONFIG_SYS_SCCR_SATACM SCCR_SATACM_2 /* CSB:SATA[0:3] = 2:1 */
Dave Liub19ecd32007-09-18 12:37:57 +080086
87/*
88 * System IO Config
89 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090#define CONFIG_SYS_SICRH 0x00000000
91#define CONFIG_SYS_SICRL 0x00000000
Dave Liub19ecd32007-09-18 12:37:57 +080092
93/*
94 * Output Buffer Impedance
95 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020096#define CONFIG_SYS_OBIR 0x31100000
Dave Liub19ecd32007-09-18 12:37:57 +080097
Dave Liub19ecd32007-09-18 12:37:57 +080098#define CONFIG_BOARD_EARLY_INIT_R
Anton Vorontsov5cd61522009-06-10 00:25:31 +040099#define CONFIG_HWCONFIG
Dave Liub19ecd32007-09-18 12:37:57 +0800100
101/*
102 * IMMR new address
103 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200104#define CONFIG_SYS_IMMR 0xE0000000
Dave Liub19ecd32007-09-18 12:37:57 +0800105
106/*
107 * DDR Setup
108 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200109#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
110#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
111#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
112#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
113#define CONFIG_SYS_83XX_DDR_USES_CS0
Joe Hershbergercc03b802011-10-11 23:57:29 -0500114#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_DHC_EN \
115 | DDRCDR_ODT \
116 | DDRCDR_Q_DRN)
117 /* 0x80080001 */ /* ODT 150ohm on SoC */
Dave Liub19ecd32007-09-18 12:37:57 +0800118
119#undef CONFIG_DDR_ECC /* support DDR ECC function */
120#undef CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */
121
122#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
123#define CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */
124
125#if defined(CONFIG_SPD_EEPROM)
126#define SPD_EEPROM_ADDRESS 0x51 /* I2C address of DDR SODIMM SPD */
127#else
128/*
129 * Manually set up DDR parameters
Dave Liu925c8c82008-01-10 23:07:23 +0800130 * WHITE ELECTRONIC DESIGNS - W3HG64M72EEU403PD4 SO-DIMM
Dave Liub19ecd32007-09-18 12:37:57 +0800131 * consist of nine chips from SAMSUNG K4T51083QE-ZC(L)D5
132 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200133#define CONFIG_SYS_DDR_SIZE 512 /* MB */
134#define CONFIG_SYS_DDR_CS0_BNDS 0x0000001f
Joe Hershberger0f193402011-10-11 23:57:18 -0500135#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
Joe Hershbergercc03b802011-10-11 23:57:29 -0500136 | CSCONFIG_ODT_RD_NEVER /* ODT_RD to none */ \
137 | CSCONFIG_ODT_WR_ONLY_CURRENT /* ODT_WR to CSn */ \
138 | CSCONFIG_ROW_BIT_14 \
139 | CSCONFIG_COL_BIT_10)
140 /* 0x80010202 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200141#define CONFIG_SYS_DDR_TIMING_3 0x00000000
Joe Hershberger0f193402011-10-11 23:57:18 -0500142#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
143 | (0 << TIMING_CFG0_WRT_SHIFT) \
144 | (0 << TIMING_CFG0_RRT_SHIFT) \
145 | (0 << TIMING_CFG0_WWT_SHIFT) \
146 | (6 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
147 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
148 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
149 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Dave Liub19ecd32007-09-18 12:37:57 +0800150 /* 0x00620802 */
Joe Hershberger0f193402011-10-11 23:57:18 -0500151#define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
152 | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \
153 | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
154 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
155 | (13 << TIMING_CFG1_REFREC_SHIFT) \
156 | (3 << TIMING_CFG1_WRREC_SHIFT) \
157 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
158 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Dave Liub19ecd32007-09-18 12:37:57 +0800159 /* 0x3935d322 */
Joe Hershberger0f193402011-10-11 23:57:18 -0500160#define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
161 | (6 << TIMING_CFG2_CPO_SHIFT) \
162 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
163 | (4 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
164 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
165 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
166 | (8 << TIMING_CFG2_FOUR_ACT_SHIFT))
Dave Liu925c8c82008-01-10 23:07:23 +0800167 /* 0x131088c8 */
Joe Hershberger0f193402011-10-11 23:57:18 -0500168#define CONFIG_SYS_DDR_INTERVAL ((0x03E0 << SDRAM_INTERVAL_REFINT_SHIFT) \
169 | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Dave Liub19ecd32007-09-18 12:37:57 +0800170 /* 0x03E00100 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000
172#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */
Joe Hershberger0f193402011-10-11 23:57:18 -0500173#define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \
174 | (0x1432 << SDRAM_MODE_SD_SHIFT))
Dave Liu925c8c82008-01-10 23:07:23 +0800175 /* ODT 150ohm CL=3, AL=1 on SDRAM */
Joe Hershberger0f193402011-10-11 23:57:18 -0500176#define CONFIG_SYS_DDR_MODE2 0x00000000
Dave Liub19ecd32007-09-18 12:37:57 +0800177#endif
178
179/*
180 * Memory test
181 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200182#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
183#define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */
184#define CONFIG_SYS_MEMTEST_END 0x00140000
Dave Liub19ecd32007-09-18 12:37:57 +0800185
186/*
187 * The reserved memory
188 */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200189#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Dave Liub19ecd32007-09-18 12:37:57 +0800190
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200191#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
192#define CONFIG_SYS_RAMBOOT
Dave Liub19ecd32007-09-18 12:37:57 +0800193#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200194#undef CONFIG_SYS_RAMBOOT
Dave Liub19ecd32007-09-18 12:37:57 +0800195#endif
196
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200197/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
Kevin Hao349a0152016-07-08 11:25:14 +0800198#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Joe Hershberger0f193402011-10-11 23:57:18 -0500199#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Dave Liub19ecd32007-09-18 12:37:57 +0800200
201/*
202 * Initial RAM Base Address Setup
203 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200204#define CONFIG_SYS_INIT_RAM_LOCK 1
205#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200206#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
Joe Hershberger0f193402011-10-11 23:57:18 -0500207#define CONFIG_SYS_GBL_DATA_OFFSET \
208 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Dave Liub19ecd32007-09-18 12:37:57 +0800209
210/*
211 * Local Bus Configuration & Clock Setup
212 */
Kim Phillips328040a2009-09-25 18:19:44 -0500213#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
214#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_8
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200215#define CONFIG_SYS_LBC_LBCR 0x00000000
Becky Brucedfe6e232010-06-17 11:37:18 -0500216#define CONFIG_FSL_ELBC 1
Dave Liub19ecd32007-09-18 12:37:57 +0800217
218/*
219 * FLASH on the Local Bus
220 */
Joe Hershberger0f193402011-10-11 23:57:18 -0500221#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200222#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Joe Hershberger0f193402011-10-11 23:57:18 -0500223#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
224#define CONFIG_SYS_FLASH_SIZE 32 /* max FLASH size is 32M */
225#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
Dave Liub19ecd32007-09-18 12:37:57 +0800226
Joe Hershberger0f193402011-10-11 23:57:18 -0500227 /* Window base at flash base */
228#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500229#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB)
Dave Liub19ecd32007-09-18 12:37:57 +0800230
Joe Hershberger0f193402011-10-11 23:57:18 -0500231#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500232 | BR_PS_16 /* 16 bit port */ \
233 | BR_MS_GPCM /* MSEL = GPCM */ \
234 | BR_V) /* valid */
235#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
Dave Liu723dff92008-01-10 23:08:26 +0800236 | OR_UPM_XAM \
237 | OR_GPCM_CSNT \
Anton Vorontsova6c0c072008-05-29 18:14:56 +0400238 | OR_GPCM_ACS_DIV2 \
Dave Liu723dff92008-01-10 23:08:26 +0800239 | OR_GPCM_XACS \
240 | OR_GPCM_SCY_15 \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500241 | OR_GPCM_TRLX_SET \
242 | OR_GPCM_EHTR_SET \
Joe Hershberger0f193402011-10-11 23:57:18 -0500243 | OR_GPCM_EAD)
Dave Liu723dff92008-01-10 23:08:26 +0800244 /* 0xFE000FF7 */
Dave Liub19ecd32007-09-18 12:37:57 +0800245
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200246#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
247#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
Dave Liub19ecd32007-09-18 12:37:57 +0800248
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200249#undef CONFIG_SYS_FLASH_CHECKSUM
250#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
251#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Dave Liub19ecd32007-09-18 12:37:57 +0800252
253/*
254 * BCSR on the Local Bus
255 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200256#define CONFIG_SYS_BCSR 0xF8000000
Joe Hershberger0f193402011-10-11 23:57:18 -0500257 /* Access window base at BCSR base */
258#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500259#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
Dave Liub19ecd32007-09-18 12:37:57 +0800260
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500261#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR \
262 | BR_PS_8 \
263 | BR_MS_GPCM \
264 | BR_V)
265 /* 0xF8000801 */
266#define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \
267 | OR_GPCM_XAM \
268 | OR_GPCM_CSNT \
269 | OR_GPCM_XACS \
270 | OR_GPCM_SCY_15 \
271 | OR_GPCM_TRLX_SET \
272 | OR_GPCM_EHTR_SET \
273 | OR_GPCM_EAD)
274 /* 0xFFFFE9F7 */
Dave Liub19ecd32007-09-18 12:37:57 +0800275
276/*
277 * NAND Flash on the Local Bus
278 */
Anton Vorontsovc7538792008-10-08 20:52:54 +0400279#define CONFIG_SYS_MAX_NAND_DEVICE 1
Joe Hershberger0f193402011-10-11 23:57:18 -0500280#define CONFIG_NAND_FSL_ELBC 1
Anton Vorontsovc7538792008-10-08 20:52:54 +0400281
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500282#define CONFIG_SYS_NAND_BASE 0xE0600000
Joe Hershberger0f193402011-10-11 23:57:18 -0500283#define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_NAND_BASE \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500284 | BR_DECC_CHK_GEN /* Use HW ECC */ \
Joe Hershberger0f193402011-10-11 23:57:18 -0500285 | BR_PS_8 /* 8 bit port */ \
Dave Liub19ecd32007-09-18 12:37:57 +0800286 | BR_MS_FCM /* MSEL = FCM */ \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500287 | BR_V) /* valid */
288#define CONFIG_SYS_OR3_PRELIM (OR_AM_32KB \
Anton Vorontsovc7538792008-10-08 20:52:54 +0400289 | OR_FCM_BCTLD \
Dave Liub19ecd32007-09-18 12:37:57 +0800290 | OR_FCM_CST \
291 | OR_FCM_CHT \
292 | OR_FCM_SCY_1 \
Anton Vorontsovc7538792008-10-08 20:52:54 +0400293 | OR_FCM_RST \
Dave Liub19ecd32007-09-18 12:37:57 +0800294 | OR_FCM_TRLX \
Joe Hershberger0f193402011-10-11 23:57:18 -0500295 | OR_FCM_EHTR)
Anton Vorontsovc7538792008-10-08 20:52:54 +0400296 /* 0xFFFF919E */
Dave Liub19ecd32007-09-18 12:37:57 +0800297
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200298#define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_NAND_BASE
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500299#define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
Dave Liub19ecd32007-09-18 12:37:57 +0800300
301/*
302 * Serial Port
303 */
304#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200305#define CONFIG_SYS_NS16550_SERIAL
306#define CONFIG_SYS_NS16550_REG_SIZE 1
307#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Dave Liub19ecd32007-09-18 12:37:57 +0800308
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200309#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger0f193402011-10-11 23:57:18 -0500310 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
Dave Liub19ecd32007-09-18 12:37:57 +0800311
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200312#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
313#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Dave Liub19ecd32007-09-18 12:37:57 +0800314
Dave Liub19ecd32007-09-18 12:37:57 +0800315/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200316#define CONFIG_SYS_I2C
317#define CONFIG_SYS_I2C_FSL
318#define CONFIG_SYS_FSL_I2C_SPEED 400000
319#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
320#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
321#define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
Dave Liub19ecd32007-09-18 12:37:57 +0800322
323/*
324 * Config on-board RTC
325 */
326#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200327#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Dave Liub19ecd32007-09-18 12:37:57 +0800328
329/*
330 * General PCI
331 * Addresses are mapped 1-1.
332 */
Joe Hershberger0f193402011-10-11 23:57:18 -0500333#define CONFIG_SYS_PCI_MEM_BASE 0x80000000
334#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
335#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200336#define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
337#define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
338#define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
339#define CONFIG_SYS_PCI_IO_BASE 0x00000000
340#define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
341#define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
Dave Liub19ecd32007-09-18 12:37:57 +0800342
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200343#define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
344#define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
345#define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
Dave Liub19ecd32007-09-18 12:37:57 +0800346
Anton Vorontsov62842ec2009-01-08 04:26:19 +0300347#define CONFIG_SYS_PCIE1_BASE 0xA0000000
348#define CONFIG_SYS_PCIE1_CFG_BASE 0xA0000000
349#define CONFIG_SYS_PCIE1_CFG_SIZE 0x08000000
350#define CONFIG_SYS_PCIE1_MEM_BASE 0xA8000000
351#define CONFIG_SYS_PCIE1_MEM_PHYS 0xA8000000
352#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
353#define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
354#define CONFIG_SYS_PCIE1_IO_PHYS 0xB8000000
355#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
356
357#define CONFIG_SYS_PCIE2_BASE 0xC0000000
358#define CONFIG_SYS_PCIE2_CFG_BASE 0xC0000000
359#define CONFIG_SYS_PCIE2_CFG_SIZE 0x08000000
360#define CONFIG_SYS_PCIE2_MEM_BASE 0xC8000000
361#define CONFIG_SYS_PCIE2_MEM_PHYS 0xC8000000
362#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000
363#define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
364#define CONFIG_SYS_PCIE2_IO_PHYS 0xD8000000
365#define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000
366
Dave Liub19ecd32007-09-18 12:37:57 +0800367#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000368#define CONFIG_PCI_INDIRECT_BRIDGE
Anton Vorontsov30c69922008-10-02 19:17:33 +0400369#ifndef __ASSEMBLY__
370extern int board_pci_host_broken(void);
371#endif
Kim Phillipsf1384292009-07-23 14:09:38 -0500372#define CONFIG_PCIE
Dave Liub19ecd32007-09-18 12:37:57 +0800373#define CONFIG_PQ_MDS_PIB 1 /* PQ MDS Platform IO Board */
374
Anton Vorontsov504867a2008-10-14 22:58:53 +0400375#define CONFIG_HAS_FSL_DR_USB 1 /* fixup device tree for the DR USB */
Nikhil Badolac4cff522014-10-20 16:31:01 +0530376#define CONFIG_USB_EHCI_FSL
377#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Anton Vorontsov504867a2008-10-14 22:58:53 +0400378
Dave Liub19ecd32007-09-18 12:37:57 +0800379#undef CONFIG_EEPRO100
380#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200381#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Dave Liub19ecd32007-09-18 12:37:57 +0800382#endif /* CONFIG_PCI */
383
Dave Liub19ecd32007-09-18 12:37:57 +0800384/*
385 * TSEC
386 */
387#define CONFIG_TSEC_ENET /* TSEC ethernet support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200388#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Joe Hershberger0f193402011-10-11 23:57:18 -0500389#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200390#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Joe Hershberger0f193402011-10-11 23:57:18 -0500391#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
Dave Liub19ecd32007-09-18 12:37:57 +0800392
393/*
394 * TSEC ethernet configuration
395 */
396#define CONFIG_MII 1 /* MII PHY management */
397#define CONFIG_TSEC1 1
398#define CONFIG_TSEC1_NAME "eTSEC0"
399#define CONFIG_TSEC2 1
400#define CONFIG_TSEC2_NAME "eTSEC1"
401#define TSEC1_PHY_ADDR 2
402#define TSEC2_PHY_ADDR 3
Anton Vorontsov32b1b702008-10-02 18:32:25 +0400403#define TSEC1_PHY_ADDR_SGMII 8
404#define TSEC2_PHY_ADDR_SGMII 4
Dave Liub19ecd32007-09-18 12:37:57 +0800405#define TSEC1_PHYIDX 0
406#define TSEC2_PHYIDX 0
407#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
408#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
409
410/* Options are: TSEC[0-1] */
411#define CONFIG_ETHPRIME "eTSEC1"
412
Dave Liub8dc5872008-03-26 22:56:36 +0800413/* SERDES */
414#define CONFIG_FSL_SERDES
415#define CONFIG_FSL_SERDES1 0xe3000
416#define CONFIG_FSL_SERDES2 0xe3100
417
Dave Liub19ecd32007-09-18 12:37:57 +0800418/*
Dave Liu4056d7a2008-03-26 22:57:19 +0800419 * SATA
420 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200421#define CONFIG_SYS_SATA_MAX_DEVICE 2
Dave Liu4056d7a2008-03-26 22:57:19 +0800422#define CONFIG_SATA1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200423#define CONFIG_SYS_SATA1_OFFSET 0x18000
Joe Hershberger0f193402011-10-11 23:57:18 -0500424#define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
425#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
Dave Liu4056d7a2008-03-26 22:57:19 +0800426#define CONFIG_SATA2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200427#define CONFIG_SYS_SATA2_OFFSET 0x19000
Joe Hershberger0f193402011-10-11 23:57:18 -0500428#define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
429#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
Dave Liu4056d7a2008-03-26 22:57:19 +0800430
431#ifdef CONFIG_FSL_SATA
432#define CONFIG_LBA48
Dave Liu4056d7a2008-03-26 22:57:19 +0800433#endif
434
435/*
Dave Liub19ecd32007-09-18 12:37:57 +0800436 * Environment
437 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200438#ifndef CONFIG_SYS_RAMBOOT
Joe Hershberger0f193402011-10-11 23:57:18 -0500439 #define CONFIG_ENV_ADDR \
440 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200441 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
442 #define CONFIG_ENV_SIZE 0x2000
Dave Liub19ecd32007-09-18 12:37:57 +0800443#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200444 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200445 #define CONFIG_ENV_SIZE 0x2000
Dave Liub19ecd32007-09-18 12:37:57 +0800446#endif
447
448#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200449#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Dave Liub19ecd32007-09-18 12:37:57 +0800450
451/*
452 * BOOTP options
453 */
454#define CONFIG_BOOTP_BOOTFILESIZE
Dave Liub19ecd32007-09-18 12:37:57 +0800455
Dave Liub19ecd32007-09-18 12:37:57 +0800456/*
457 * Command line configuration.
458 */
Dave Liub19ecd32007-09-18 12:37:57 +0800459
Dave Liub19ecd32007-09-18 12:37:57 +0800460#undef CONFIG_WATCHDOG /* watchdog disabled */
461
Andy Fleming1463b4b2008-10-30 16:50:14 -0500462#ifdef CONFIG_MMC
463#define CONFIG_FSL_ESDHC
Chenhui Zhao025eab02011-01-04 17:23:05 +0800464#define CONFIG_FSL_ESDHC_PIN_MUX
Andy Fleming1463b4b2008-10-30 16:50:14 -0500465#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR
Andy Fleming1463b4b2008-10-30 16:50:14 -0500466#endif
467
Dave Liub19ecd32007-09-18 12:37:57 +0800468/*
469 * Miscellaneous configurable options
470 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200471#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Dave Liub19ecd32007-09-18 12:37:57 +0800472
Dave Liub19ecd32007-09-18 12:37:57 +0800473/*
474 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700475 * have to be in the first 256 MB of memory, since this is
Dave Liub19ecd32007-09-18 12:37:57 +0800476 * the maximum mapped by the Linux kernel during initialization.
477 */
Joe Hershberger0f193402011-10-11 23:57:18 -0500478#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
Kevin Hao9c747962016-07-08 11:25:15 +0800479#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Dave Liub19ecd32007-09-18 12:37:57 +0800480
481/*
482 * Core HID Setup
483 */
Kim Phillipsf3c7cd92010-04-20 19:37:54 -0500484#define CONFIG_SYS_HID0_INIT 0x000000000
485#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
486 HID0_ENABLE_INSTRUCTION_CACHE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200487#define CONFIG_SYS_HID2 HID2_HBE
Dave Liub19ecd32007-09-18 12:37:57 +0800488
489/*
Dave Liub19ecd32007-09-18 12:37:57 +0800490 * MMU Setup
491 */
Becky Bruce03ea1be2008-05-08 19:02:12 -0500492#define CONFIG_HIGH_BATS 1 /* High BATs supported */
Dave Liub19ecd32007-09-18 12:37:57 +0800493
494/* DDR: cache cacheable */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200495#define CONFIG_SYS_SDRAM_LOWER CONFIG_SYS_SDRAM_BASE
496#define CONFIG_SYS_SDRAM_UPPER (CONFIG_SYS_SDRAM_BASE + 0x10000000)
Dave Liub19ecd32007-09-18 12:37:57 +0800497
Joe Hershberger0f193402011-10-11 23:57:18 -0500498#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_LOWER \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500499 | BATL_PP_RW \
Joe Hershberger0f193402011-10-11 23:57:18 -0500500 | BATL_MEMCOHERENCE)
501#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_LOWER \
502 | BATU_BL_256M \
503 | BATU_VS \
504 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200505#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
506#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
Dave Liub19ecd32007-09-18 12:37:57 +0800507
Joe Hershberger0f193402011-10-11 23:57:18 -0500508#define CONFIG_SYS_IBAT1L (CONFIG_SYS_SDRAM_UPPER \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500509 | BATL_PP_RW \
Joe Hershberger0f193402011-10-11 23:57:18 -0500510 | BATL_MEMCOHERENCE)
511#define CONFIG_SYS_IBAT1U (CONFIG_SYS_SDRAM_UPPER \
512 | BATU_BL_256M \
513 | BATU_VS \
514 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200515#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
516#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
Dave Liub19ecd32007-09-18 12:37:57 +0800517
518/* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
Joe Hershberger0f193402011-10-11 23:57:18 -0500519#define CONFIG_SYS_IBAT2L (CONFIG_SYS_IMMR \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500520 | BATL_PP_RW \
Joe Hershberger0f193402011-10-11 23:57:18 -0500521 | BATL_CACHEINHIBIT \
522 | BATL_GUARDEDSTORAGE)
523#define CONFIG_SYS_IBAT2U (CONFIG_SYS_IMMR \
524 | BATU_BL_8M \
525 | BATU_VS \
526 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200527#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
528#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
Dave Liub19ecd32007-09-18 12:37:57 +0800529
530/* BCSR: cache-inhibit and guarded */
Joe Hershberger0f193402011-10-11 23:57:18 -0500531#define CONFIG_SYS_IBAT3L (CONFIG_SYS_BCSR \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500532 | BATL_PP_RW \
Joe Hershberger0f193402011-10-11 23:57:18 -0500533 | BATL_CACHEINHIBIT \
534 | BATL_GUARDEDSTORAGE)
535#define CONFIG_SYS_IBAT3U (CONFIG_SYS_BCSR \
536 | BATU_BL_128K \
537 | BATU_VS \
538 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200539#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
540#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
Dave Liub19ecd32007-09-18 12:37:57 +0800541
542/* FLASH: icache cacheable, but dcache-inhibit and guarded */
Joe Hershberger0f193402011-10-11 23:57:18 -0500543#define CONFIG_SYS_IBAT4L (CONFIG_SYS_FLASH_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500544 | BATL_PP_RW \
Joe Hershberger0f193402011-10-11 23:57:18 -0500545 | BATL_MEMCOHERENCE)
546#define CONFIG_SYS_IBAT4U (CONFIG_SYS_FLASH_BASE \
547 | BATU_BL_32M \
548 | BATU_VS \
549 | BATU_VP)
550#define CONFIG_SYS_DBAT4L (CONFIG_SYS_FLASH_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500551 | BATL_PP_RW \
Joe Hershberger0f193402011-10-11 23:57:18 -0500552 | BATL_CACHEINHIBIT \
553 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200554#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
Dave Liub19ecd32007-09-18 12:37:57 +0800555
556/* Stack in dcache: cacheable, no memory coherence */
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500557#define CONFIG_SYS_IBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
Joe Hershberger0f193402011-10-11 23:57:18 -0500558#define CONFIG_SYS_IBAT5U (CONFIG_SYS_INIT_RAM_ADDR \
559 | BATU_BL_128K \
560 | BATU_VS \
561 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200562#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
563#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
Dave Liub19ecd32007-09-18 12:37:57 +0800564
565#ifdef CONFIG_PCI
566/* PCI MEM space: cacheable */
Joe Hershberger0f193402011-10-11 23:57:18 -0500567#define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI_MEM_PHYS \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500568 | BATL_PP_RW \
Joe Hershberger0f193402011-10-11 23:57:18 -0500569 | BATL_MEMCOHERENCE)
570#define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI_MEM_PHYS \
571 | BATU_BL_256M \
572 | BATU_VS \
573 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200574#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
575#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
Dave Liub19ecd32007-09-18 12:37:57 +0800576/* PCI MMIO space: cache-inhibit and guarded */
Joe Hershberger0f193402011-10-11 23:57:18 -0500577#define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI_MMIO_PHYS \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500578 | BATL_PP_RW \
Joe Hershberger0f193402011-10-11 23:57:18 -0500579 | BATL_CACHEINHIBIT \
580 | BATL_GUARDEDSTORAGE)
581#define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI_MMIO_PHYS \
582 | BATU_BL_256M \
583 | BATU_VS \
584 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200585#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
586#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Dave Liub19ecd32007-09-18 12:37:57 +0800587#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200588#define CONFIG_SYS_IBAT6L (0)
589#define CONFIG_SYS_IBAT6U (0)
590#define CONFIG_SYS_IBAT7L (0)
591#define CONFIG_SYS_IBAT7U (0)
592#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
593#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
594#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
595#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Dave Liub19ecd32007-09-18 12:37:57 +0800596#endif
597
Dave Liub19ecd32007-09-18 12:37:57 +0800598#if defined(CONFIG_CMD_KGDB)
599#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Dave Liub19ecd32007-09-18 12:37:57 +0800600#endif
601
602/*
603 * Environment Configuration
604 */
605
606#define CONFIG_ENV_OVERWRITE
607
608#if defined(CONFIG_TSEC_ENET)
609#define CONFIG_HAS_ETH0
Dave Liub19ecd32007-09-18 12:37:57 +0800610#define CONFIG_HAS_ETH1
Dave Liub19ecd32007-09-18 12:37:57 +0800611#endif
612
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500613#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
Dave Liub19ecd32007-09-18 12:37:57 +0800614
Dave Liub19ecd32007-09-18 12:37:57 +0800615#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershberger0f193402011-10-11 23:57:18 -0500616 "netdev=eth0\0" \
617 "consoledev=ttyS0\0" \
618 "ramdiskaddr=1000000\0" \
619 "ramdiskfile=ramfs.83xx\0" \
620 "fdtaddr=780000\0" \
621 "fdtfile=mpc8379_mds.dtb\0" \
622 ""
Dave Liub19ecd32007-09-18 12:37:57 +0800623
624#define CONFIG_NFSBOOTCOMMAND \
Joe Hershberger0f193402011-10-11 23:57:18 -0500625 "setenv bootargs root=/dev/nfs rw " \
626 "nfsroot=$serverip:$rootpath " \
627 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
628 "$netdev:off " \
629 "console=$consoledev,$baudrate $othbootargs;" \
630 "tftp $loadaddr $bootfile;" \
631 "tftp $fdtaddr $fdtfile;" \
632 "bootm $loadaddr - $fdtaddr"
Dave Liub19ecd32007-09-18 12:37:57 +0800633
634#define CONFIG_RAMBOOTCOMMAND \
Joe Hershberger0f193402011-10-11 23:57:18 -0500635 "setenv bootargs root=/dev/ram rw " \
636 "console=$consoledev,$baudrate $othbootargs;" \
637 "tftp $ramdiskaddr $ramdiskfile;" \
638 "tftp $loadaddr $bootfile;" \
639 "tftp $fdtaddr $fdtfile;" \
640 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Dave Liub19ecd32007-09-18 12:37:57 +0800641
Dave Liub19ecd32007-09-18 12:37:57 +0800642#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
643
644#endif /* __CONFIG_H */