blob: 217de62fed260d415e421e27ce276a181ee38e60 [file] [log] [blame]
Tom Warrena3e280b2011-01-27 10:58:07 +00001/*
Tom Warrenc570d7a2012-05-22 12:19:25 +00002 * (C) Copyright 2010-2012
Tom Warrena3e280b2011-01-27 10:58:07 +00003 * NVIDIA Corporation <www.nvidia.com>
4 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Tom Warrena3e280b2011-01-27 10:58:07 +00006 */
7
Tom Warren23d7fe92012-12-11 13:34:18 +00008#ifndef _TEGRA20_COMMON_H_
9#define _TEGRA20_COMMON_H_
10#include "tegra-common.h"
Tom Warrena3e280b2011-01-27 10:58:07 +000011
12/*
Tom Warren23d7fe92012-12-11 13:34:18 +000013 * NS16550 Configuration
14 */
15#define V_NS16550_CLK 216000000 /* 216MHz (pllp_out0) */
16
Tom Warren23d7fe92012-12-11 13:34:18 +000017/*
18 * Miscellaneous configurable options
19 */
Tom Warren23d7fe92012-12-11 13:34:18 +000020#define CONFIG_STACKBASE 0x02800000 /* 40MB */
Tom Warrena3e280b2011-01-27 10:58:07 +000021
Tom Warren23d7fe92012-12-11 13:34:18 +000022/*-----------------------------------------------------------------------
23 * Physical Memory Map
24 */
Simon Glassa1dccff2012-10-17 13:24:56 +000025
Tom Warrena3e280b2011-01-27 10:58:07 +000026/*
Tom Warren23d7fe92012-12-11 13:34:18 +000027 * Memory layout for where various images get loaded by boot scripts:
28 *
29 * scriptaddr can be pretty much anywhere that doesn't conflict with something
30 * else. Put it above BOOTMAPSZ to eliminate conflicts.
31 *
Stephen Warren7434dfe2014-02-05 09:24:59 -070032 * pxefile_addr_r can be pretty much anywhere that doesn't conflict with
33 * something else. Put it above BOOTMAPSZ to eliminate conflicts.
34 *
Tom Warren23d7fe92012-12-11 13:34:18 +000035 * kernel_addr_r must be within the first 128M of RAM in order for the
36 * kernel's CONFIG_AUTO_ZRELADDR option to work. Since the kernel will
37 * decompress itself to 0x8000 after the start of RAM, kernel_addr_r
38 * should not overlap that area, or the kernel will have to copy itself
39 * somewhere else before decompression. Similarly, the address of any other
40 * data passed to the kernel shouldn't overlap the start of RAM. Pushing
41 * this up to 16M allows for a sizable kernel to be decompressed below the
42 * compressed load address.
43 *
44 * fdt_addr_r simply shouldn't overlap anything else. Choosing 32M allows for
45 * the compressed kernel to be up to 16M too.
46 *
47 * ramdisk_addr_r simply shouldn't overlap anything else. Choosing 33M allows
48 * for the FDT/DTB to be up to 1M, which is hopefully plenty.
Tom Warrena3e280b2011-01-27 10:58:07 +000049 */
Stephen Warrenf61f1292015-04-01 15:40:53 -060050#define CONFIG_LOADADDR 0x01000000
Tom Warren23d7fe92012-12-11 13:34:18 +000051#define MEM_LAYOUT_ENV_SETTINGS \
52 "scriptaddr=0x10000000\0" \
Stephen Warren7434dfe2014-02-05 09:24:59 -070053 "pxefile_addr_r=0x10100000\0" \
Stephen Warrenf61f1292015-04-01 15:40:53 -060054 "kernel_addr_r=" __stringify(CONFIG_LOADADDR) "\0" \
Tom Warren23d7fe92012-12-11 13:34:18 +000055 "fdt_addr_r=0x02000000\0" \
56 "ramdisk_addr_r=0x02100000\0"
Tom Warrena3e280b2011-01-27 10:58:07 +000057
Tom Warren23d7fe92012-12-11 13:34:18 +000058/* Defines for SPL */
59#define CONFIG_SPL_TEXT_BASE 0x00108000
60#define CONFIG_SYS_SPL_MALLOC_START 0x00090000
61#define CONFIG_SPL_STACK 0x000ffffc
62
Tom Warren23d7fe92012-12-11 13:34:18 +000063/* Align LCD to 1MB boundary */
64#define CONFIG_LCD_ALIGNMENT MMU_SECTION_SIZE
Tom Warrena3e280b2011-01-27 10:58:07 +000065
Tom Warren22562a42012-09-04 17:00:24 -070066#ifdef CONFIG_TEGRA_LP0
Simon Glassef2fb1a2012-04-02 13:19:03 +000067#define TEGRA_LP0_ADDR 0x1C406000
68#define TEGRA_LP0_SIZE 0x2000
69#define TEGRA_LP0_VEC \
Tom Warren23d7fe92012-12-11 13:34:18 +000070 "lp0_vec=" __stringify(TEGRA_LP0_SIZE) \
Marek Vasut1b476f92012-09-23 17:41:25 +020071 "@" __stringify(TEGRA_LP0_ADDR) " "
Simon Glassef2fb1a2012-04-02 13:19:03 +000072#else
73#define TEGRA_LP0_VEC
74#endif
75
Tom Warrena3e280b2011-01-27 10:58:07 +000076/*
Simon Glass9d580862012-02-27 10:52:51 +000077 * This parameter affects a TXFILLTUNING field that controls how much data is
78 * sent to the latency fifo before it is sent to the wire. Without this
79 * parameter, the default (2) causes occasional Data Buffer Errors in OUT
80 * packets depending on the buffer address and size.
81 */
82#define CONFIG_USB_EHCI_TXFIFO_THRESH 10
83#define CONFIG_EHCI_IS_TDI
Simon Glass9d580862012-02-27 10:52:51 +000084
Simon Glassbad90ee2012-07-29 20:53:30 +000085#define CONFIG_SYS_NAND_SELF_INIT
Lucas Stach8a538552012-10-07 11:29:38 +000086#define CONFIG_SYS_NAND_ONFI_DETECTION
Simon Glassbad90ee2012-07-29 20:53:30 +000087
Tom Warren23d7fe92012-12-11 13:34:18 +000088#endif /* _TEGRA20_COMMON_H_ */