blob: 6ad82b8eb1beb0b08746daca54c1230ad553390e [file] [log] [blame]
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +00001/*
2 * Copyright 2011-2012 Freescale Semiconductor, Inc.
3 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +00005 */
6
7/*
8 * BSC9131 RDB board configuration file
9 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000014#define CONFIG_NAND_FSL_IFC
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000015
16#ifdef CONFIG_SPIFLASH
17#define CONFIG_RAMBOOT_SPIFLASH
18#define CONFIG_SYS_RAMBOOT
19#define CONFIG_SYS_EXTRA_ENV_RELOC
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053020#define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000021#endif
22
Prabhakar Kushwahabc84b5e2013-04-16 13:28:25 +053023#ifdef CONFIG_NAND
Prabhakar Kushwahabc84b5e2013-04-16 13:28:25 +053024#define CONFIG_SPL_INIT_MINIMAL
Prabhakar Kushwahaafffcb02013-12-11 12:42:11 +053025#define CONFIG_SPL_NAND_BOOT
Prabhakar Kushwahabc84b5e2013-04-16 13:28:25 +053026#define CONFIG_SPL_FLUSH_IMAGE
27#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
28
Prabhakar Kushwahabc84b5e2013-04-16 13:28:25 +053029#define CONFIG_SPL_TEXT_BASE 0xFFFFE000
30#define CONFIG_SPL_MAX_SIZE 8192
31#define CONFIG_SPL_RELOC_TEXT_BASE 0x00100000
32#define CONFIG_SPL_RELOC_STACK 0x00100000
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053033#define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000)
Prabhakar Kushwahabc84b5e2013-04-16 13:28:25 +053034#define CONFIG_SYS_NAND_U_BOOT_DST (0x00200000 - CONFIG_SPL_MAX_SIZE)
35#define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
36#define CONFIG_SYS_NAND_U_BOOT_OFFS 0
37#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000038#endif
39
Prabhakar Kushwahabc84b5e2013-04-16 13:28:25 +053040#ifdef CONFIG_SPL_BUILD
41#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
42#else
43#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
44#endif
45
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000046/* High Level Configuration Options */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000047
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000048#define CONFIG_TSEC_ENET
49#define CONFIG_ENV_OVERWRITE
50
51#define CONFIG_DDR_CLK_FREQ 66666666 /* DDRCLK on 9131 RDB */
Priyanka Jainf9146bd2013-04-01 12:12:45 +053052#if defined(CONFIG_SYS_CLK_100)
53#define CONFIG_SYS_CLK_FREQ 100000000 /* SYSCLK for 9131 RDB */
54#else
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000055#define CONFIG_SYS_CLK_FREQ 66666666 /* SYSCLK for 9131 RDB */
Priyanka Jainf9146bd2013-04-01 12:12:45 +053056#endif
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000057
58#define CONFIG_HWCONFIG
59/*
60 * These can be toggled for performance analysis, otherwise use default.
61 */
62#define CONFIG_L2_CACHE /* toggle L2 cache */
63#define CONFIG_BTB /* enable branch predition */
64
65#define CONFIG_SYS_MEMTEST_START 0x01000000 /* memtest works on */
66#define CONFIG_SYS_MEMTEST_END 0x01ffffff
67
68/* DDR Setup */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000069#undef CONFIG_SYS_DDR_RAW_TIMING
70#undef CONFIG_DDR_SPD
71#define CONFIG_SYS_SPD_BUS_NUM 0
72#define SPD_EEPROM_ADDRESS 0x52 /* I2C access */
73
74#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
75
76#ifndef __ASSEMBLY__
77extern unsigned long get_sdram_size(void);
78#endif
79#define CONFIG_SYS_SDRAM_SIZE get_sdram_size() /* DDR size */
80#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
81#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
82
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000083#define CONFIG_DIMM_SLOTS_PER_CTLR 1
84#define CONFIG_CHIP_SELECTS_PER_CTRL 1
85
86#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f
87#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302
88#define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
89
90#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
91#define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
92#define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
93#define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
94
95#define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
96#define CONFIG_SYS_DDR_SR_CNTR 0x00000000
97#define CONFIG_SYS_DDR_RCW_1 0x00000000
98#define CONFIG_SYS_DDR_RCW_2 0x00000000
99#define CONFIG_SYS_DDR_CONTROL 0xC70C0000 /* Type = DDR3 */
100#define CONFIG_SYS_DDR_CONTROL_2 0x24401000
101#define CONFIG_SYS_DDR_TIMING_4 0x00000001
102#define CONFIG_SYS_DDR_TIMING_5 0x02401400
103
104#define CONFIG_SYS_DDR_TIMING_3_800 0x00030000
105#define CONFIG_SYS_DDR_TIMING_0_800 0x00110104
106#define CONFIG_SYS_DDR_TIMING_1_800 0x6f6b8644
107#define CONFIG_SYS_DDR_TIMING_2_800 0x0fa888cf
108#define CONFIG_SYS_DDR_CLK_CTRL_800 0x03000000
109#define CONFIG_SYS_DDR_MODE_1_800 0x00441420
110#define CONFIG_SYS_DDR_MODE_2_800 0x8000c000
111#define CONFIG_SYS_DDR_INTERVAL_800 0x0c300100
112#define CONFIG_SYS_DDR_WRLVL_CONTROL_800 0x8675f608
113
114/*
115 * Base addresses -- Note these are effective addresses where the
116 * actual resources get mapped (not physical addresses)
117 */
118/* relocated CCSRBAR */
119#define CONFIG_SYS_CCSRBAR CONFIG_SYS_CCSRBAR_DEFAULT
120#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR_DEFAULT
121
122#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses */
123 /* CONFIG_SYS_IMMR */
Priyanka Jainf81e8b22013-04-04 09:31:54 +0530124/* DSP CCSRBAR */
125#define CONFIG_SYS_FSL_DSP_CCSRBAR CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT
126#define CONFIG_SYS_FSL_DSP_CCSRBAR_PHYS CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000127
128/*
129 * Memory map
130 *
131 * 0x0000_0000 0x3FFF_FFFF DDR 1G cacheable
132 * 0x8800_0000 0x8810_0000 IFC internal SRAM 1M
Priyanka Jainf81e8b22013-04-04 09:31:54 +0530133 * 0xB000_0000 0xB0FF_FFFF DSP core M2 memory 16M
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000134 * 0xC100_0000 0xC13F_FFFF MAPLE-2F 4M
135 * 0xC1F0_0000 0xC1F3_FFFF PA L2 SRAM Region 0 256K
136 * 0xC1F8_0000 0xC1F9_FFFF PA L2 SRAM Region 1 128K
137 * 0xFED0_0000 0xFED0_3FFF SEC Secured RAM 16K
Priyanka Jainf81e8b22013-04-04 09:31:54 +0530138 * 0xFF60_0000 0xFF6F_FFFF DSP CCSR 1M
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000139 * 0xFF70_0000 0xFF7F_FFFF PA CCSR 1M
140 * 0xFF80_0000 0xFFFF_FFFF Boot Page & NAND flash buffer 8M
141 *
142 */
143
144/*
145 * IFC Definitions
146 */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000147
148/* NAND Flash on IFC */
149#define CONFIG_SYS_NAND_BASE 0xff800000
150#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
151
152#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
153 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit*/ \
154 | CSPR_MSEL_NAND /* MSEL = NAND */ \
155 | CSPR_V)
156#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
157
158#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
159 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
160 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
161 | CSOR_NAND_RAL_2 /* RAL = 2Byes */ \
162 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
163 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \
164 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
165
166/* NAND Flash Timing Params */
Prabhakar Kushwaha1cf874a2013-09-10 17:33:12 +0530167#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x03) \
168 | FTIM0_NAND_TWP(0x05) \
169 | FTIM0_NAND_TWCHT(0x02) \
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000170 | FTIM0_NAND_TWH(0x04))
Prabhakar Kushwaha1cf874a2013-09-10 17:33:12 +0530171#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x1C) \
172 | FTIM1_NAND_TWBE(0x1E) \
173 | FTIM1_NAND_TRR(0x07) \
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000174 | FTIM1_NAND_TRP(0x05))
175#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x08) \
176 | FTIM2_NAND_TREH(0x04) \
Prabhakar Kushwaha1cf874a2013-09-10 17:33:12 +0530177 | FTIM2_NAND_TWHRE(0x11))
178#define CONFIG_SYS_NAND_FTIM3 FTIM3_NAND_TWW(0x04)
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000179
180#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
181#define CONFIG_SYS_MAX_NAND_DEVICE 1
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000182#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
183
184#define CONFIG_SYS_NAND_DDR_LAW 11
185
186/* Set up IFC registers for boot location NAND */
187#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
188#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
189#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
190#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
191#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
192#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
193#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
194
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000195#define CONFIG_SYS_INIT_RAM_LOCK
196#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
York Sun515fbb42016-04-06 13:22:10 -0700197#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000/* End of used area in RAM */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000198
York Sun515fbb42016-04-06 13:22:10 -0700199#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000200 - GENERATED_GBL_DATA_SIZE)
201#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
202
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530203#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000204#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc*/
205
206/* Serial Port */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000207#undef CONFIG_SERIAL_SOFTWARE_FIFO
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000208#define CONFIG_SYS_NS16550_SERIAL
209#define CONFIG_SYS_NS16550_REG_SIZE 1
210#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Prabhakar Kushwahabc84b5e2013-04-16 13:28:25 +0530211#ifdef CONFIG_SPL_BUILD
212#define CONFIG_NS16550_MIN_FUNCTIONS
213#endif
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000214
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000215#define CONFIG_SYS_BAUDRATE_TABLE \
216 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
217
218#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
219
Heiko Schocherf2850742012-10-24 13:48:22 +0200220#define CONFIG_SYS_I2C
221#define CONFIG_SYS_I2C_FSL
222#define CONFIG_SYS_FSL_I2C_SPEED 400000
223#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
224#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000225
226/* I2C EEPROM */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000227#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
228#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
229#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
230
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000231/* eSPI - Enhanced SPI */
232#ifdef CONFIG_FSL_ESPI
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000233#define CONFIG_SF_DEFAULT_SPEED 10000000
234#define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
235#endif
236
237#if defined(CONFIG_TSEC_ENET)
238
239#define CONFIG_MII /* MII PHY management */
240#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
241#define CONFIG_TSEC1 1
242#define CONFIG_TSEC1_NAME "eTSEC1"
243#define CONFIG_TSEC2 1
244#define CONFIG_TSEC2_NAME "eTSEC2"
245
246#define TSEC1_PHY_ADDR 0
247#define TSEC2_PHY_ADDR 3
248
249#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
250#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
251
252#define TSEC1_PHYIDX 0
253
254#define TSEC2_PHYIDX 0
255
256#define CONFIG_ETHPRIME "eTSEC1"
257
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000258#endif /* CONFIG_TSEC_ENET */
259
260/*
261 * Environment
262 */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000263#if defined(CONFIG_RAMBOOT_SPIFLASH)
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000264#define CONFIG_ENV_SPI_BUS 0
265#define CONFIG_ENV_SPI_CS 0
266#define CONFIG_ENV_SPI_MAX_HZ 10000000
267#define CONFIG_ENV_SPI_MODE 0
268#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
269#define CONFIG_ENV_SECT_SIZE 0x10000
270#define CONFIG_ENV_SIZE 0x2000
Prabhakar Kushwahabc84b5e2013-04-16 13:28:25 +0530271#elif defined(CONFIG_NAND)
Prabhakar Kushwahabc84b5e2013-04-16 13:28:25 +0530272#define CONFIG_SYS_EXTRA_ENV_RELOC
273#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530274#define CONFIG_ENV_OFFSET ((768 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE)
Prabhakar Kushwahabc84b5e2013-04-16 13:28:25 +0530275#define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
276#elif defined(CONFIG_SYS_RAMBOOT)
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000277#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Prabhakar Kushwahabc84b5e2013-04-16 13:28:25 +0530278#define CONFIG_ENV_SIZE 0x2000
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000279#endif
280
281#define CONFIG_LOADS_ECHO /* echo on for serial download */
282#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
283
284/*
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000285 * Miscellaneous configurable options
286 */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000287#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000288
289#if defined(CONFIG_CMD_KGDB)
290#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
291#else
292#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
293#endif
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000294#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000295
296/*
297 * For booting Linux, the board info and command line data
298 * have to be in the first 64 MB of memory, since this is
299 * the maximum mapped by the Linux kernel during initialization.
300 */
301#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
302#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
303
304#if defined(CONFIG_CMD_KGDB)
305#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000306#endif
307
Tom Riniceed5d22017-05-12 22:33:27 -0400308#ifdef CONFIG_USB_EHCI_HCD
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000309#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
310#define CONFIG_USB_EHCI_FSL
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000311#define CONFIG_HAS_FSL_DR_USB
312#endif
313
314/*
Ashish Kumarc4570202014-10-07 18:02:23 +0530315 * Dynamic MTD Partition support with mtdparts
316 */
317#define CONFIG_MTD_DEVICE
318#define CONFIG_MTD_PARTITIONS
Ashish Kumarc4570202014-10-07 18:02:23 +0530319
320/*
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000321 * Environment Configuration
322 */
323
324#if defined(CONFIG_TSEC_ENET)
325#define CONFIG_HAS_ETH0
326#endif
327
328#define CONFIG_HOSTNAME BSC9131rdb
329#define CONFIG_ROOTPATH "/opt/nfsroot"
330#define CONFIG_BOOTFILE "uImage"
331#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */
332
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000333#define CONFIG_EXTRA_ENV_SETTINGS \
334 "netdev=eth0\0" \
335 "uboot=" CONFIG_UBOOTPATH "\0" \
336 "loadaddr=1000000\0" \
337 "bootfile=uImage\0" \
338 "consoledev=ttyS0\0" \
339 "ramdiskaddr=2000000\0" \
340 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500341 "fdtaddr=1e00000\0" \
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000342 "fdtfile=bsc9131rdb.dtb\0" \
343 "bdev=sda1\0" \
344 "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0" \
Priyanka Jain20732df2013-04-04 14:40:32 +0530345 "bootm_size=0x37000000\0" \
346 "othbootargs=ramdisk_size=600000 " \
347 "default_hugepagesz=256m hugepagesz=256m hugepages=1\0" \
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000348 "usbext2boot=setenv bootargs root=/dev/ram rw " \
349 "console=$consoledev,$baudrate $othbootargs; " \
350 "usb start;" \
351 "ext2load usb 0:4 $loadaddr $bootfile;" \
352 "ext2load usb 0:4 $fdtaddr $fdtfile;" \
353 "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
354 "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \
355
356#define CONFIG_RAMBOOTCOMMAND \
357 "setenv bootargs root=/dev/ram rw " \
358 "console=$consoledev,$baudrate $othbootargs; " \
359 "tftp $ramdiskaddr $ramdiskfile;" \
360 "tftp $loadaddr $bootfile;" \
361 "tftp $fdtaddr $fdtfile;" \
362 "bootm $loadaddr $ramdiskaddr $fdtaddr"
363
364#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
365
366#endif /* __CONFIG_H */