blob: 5dd5c28e08af045c300cb073ae2895eca0a02f01 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Heiko Schocher3757e972013-12-02 07:47:23 +01002/*
3 * Common board functions for siemens AT91SAM9G45 based boards
4 * (C) Copyright 2013 Siemens AG
5 *
6 * Based on:
7 * U-Boot file: include/configs/at91sam9m10g45ek.h
8 * (C) Copyright 2007-2008
9 * Stelian Pop <stelian@popies.net>
10 * Lead Tech Design <www.leadtechdesign.com>
Heiko Schocher3757e972013-12-02 07:47:23 +010011 */
12
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
16#include <asm/hardware.h>
Heiko Schocher8189a082015-08-21 11:28:19 +020017#include <linux/sizes.h>
Heiko Schocher3757e972013-12-02 07:47:23 +010018
Heiko Schocher3757e972013-12-02 07:47:23 +010019/*
20 * Warning: changing CONFIG_SYS_TEXT_BASE requires
21 * adapting the initial boot program.
22 * Since the linker has to swallow that define, we must use a pure
23 * hex number here!
24 */
25
Heiko Schocher3757e972013-12-02 07:47:23 +010026#define CONFIG_ATMEL_LEGACY /* required until (g)pio is fixed */
27
28/* ARM asynchronous clock */
29#define CONFIG_SYS_AT91_SLOW_CLOCK 32768
30#define CONFIG_SYS_AT91_MAIN_CLOCK 12000000 /* from 12 MHz crystal */
Heiko Schocher3757e972013-12-02 07:47:23 +010031
Heiko Schocher3757e972013-12-02 07:47:23 +010032#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
33#define CONFIG_SETUP_MEMORY_TAGS
34#define CONFIG_INITRD_TAG
Heiko Schocher914aff12016-05-25 07:23:45 +020035#define CONFIG_SKIP_LOWLEVEL_INIT_ONLY
Heiko Schocher3757e972013-12-02 07:47:23 +010036
Heiko Schocher3757e972013-12-02 07:47:23 +010037/* general purpose I/O */
38#define CONFIG_ATMEL_LEGACY /* required until (g)pio is fixed */
39#define CONFIG_AT91_GPIO
40#define CONFIG_AT91_GPIO_PULLUP 1 /* keep pullups on peripheral pins */
41
42/* serial console */
Heiko Schocher3757e972013-12-02 07:47:23 +010043#define CONFIG_USART_BASE ATMEL_BASE_DBGU
44#define CONFIG_USART_ID ATMEL_ID_SYS
45
46/* LED */
47#define CONFIG_AT91_LED
48#define CONFIG_RED_LED AT91_PIN_PD31 /* this is the user1 led */
49#define CONFIG_GREEN_LED AT91_PIN_PD0 /* this is the user2 led */
50
Heiko Schocher3757e972013-12-02 07:47:23 +010051
52/*
53 * BOOTP options
54 */
55#define CONFIG_BOOTP_BOOTFILESIZE
Heiko Schocher3757e972013-12-02 07:47:23 +010056
Heiko Schocher3757e972013-12-02 07:47:23 +010057/* SDRAM */
Heiko Schocher3757e972013-12-02 07:47:23 +010058#define CONFIG_SYS_SDRAM_BASE ATMEL_BASE_CS6
59#define CONFIG_SYS_SDRAM_SIZE 0x08000000
60
61#define CONFIG_SYS_INIT_SP_ADDR \
Heiko Schocher938a3352017-06-22 07:42:50 +020062 (CONFIG_SYS_SDRAM_BASE + SZ_32K - GENERATED_GBL_DATA_SIZE)
Heiko Schocher3757e972013-12-02 07:47:23 +010063
Heiko Schocher3757e972013-12-02 07:47:23 +010064/* NAND flash */
65#ifdef CONFIG_CMD_NAND
Heiko Schocher3757e972013-12-02 07:47:23 +010066#define CONFIG_SYS_MAX_NAND_DEVICE 1
67#define CONFIG_SYS_NAND_BASE ATMEL_BASE_CS3
68#define CONFIG_SYS_NAND_DBW_8
69/* our ALE is AD21 */
70#define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
71/* our CLE is AD22 */
72#define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
73#define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PC14
Heiko Schocher22ab1322014-11-18 11:53:53 +010074#define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PC8
Heiko Schocher3757e972013-12-02 07:47:23 +010075#endif
76
77/* Ethernet */
78#define CONFIG_MACB
79#define CONFIG_RMII
80#define CONFIG_NET_RETRY_COUNT 20
81#define CONFIG_AT91_WANTS_COMMON_PHY
82
Heiko Schocher08c5df22015-08-21 11:28:20 +020083/* DFU class support */
Heiko Schocher08c5df22015-08-21 11:28:20 +020084#define CONFIG_SYS_DFU_DATA_BUF_SIZE (SZ_1M)
85#define DFU_MANIFEST_POLL_TIMEOUT 25000
86
Heiko Schocher08c5df22015-08-21 11:28:20 +020087#define CONFIG_SYS_LOAD_ADDR ATMEL_BASE_CS6
Heiko Schocher3757e972013-12-02 07:47:23 +010088
89/* bootstrap + u-boot + env in nandflash */
Heiko Schocher3757e972013-12-02 07:47:23 +010090#define CONFIG_ENV_OFFSET 0x100000
91#define CONFIG_ENV_OFFSET_REDUND 0x180000
Heiko Schocher8189a082015-08-21 11:28:19 +020092#define CONFIG_ENV_SIZE SZ_128K
Heiko Schocher3757e972013-12-02 07:47:23 +010093
94#define CONFIG_BOOTCOMMAND \
95 "nand read 0x70000000 0x200000 0x300000;" \
96 "bootm 0x70000000"
Heiko Schocher3757e972013-12-02 07:47:23 +010097
Heiko Schocher3757e972013-12-02 07:47:23 +010098/*
99 * Size of malloc() pool
100 */
101#define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + \
Heiko Schocher8189a082015-08-21 11:28:19 +0200102 SZ_4M, 0x1000)
103
Heiko Schocher25d74a32014-10-31 08:31:06 +0100104/* Defines for SPL */
Heiko Schocher25d74a32014-10-31 08:31:06 +0100105#define CONFIG_SPL_TEXT_BASE 0x300000
Heiko Schocher8189a082015-08-21 11:28:19 +0200106#define CONFIG_SPL_MAX_SIZE (12 * SZ_1K)
107#define CONFIG_SPL_STACK (SZ_16K)
Heiko Schocher25d74a32014-10-31 08:31:06 +0100108
109#define CONFIG_SPL_BSS_START_ADDR CONFIG_SPL_MAX_SIZE
Heiko Schocher8189a082015-08-21 11:28:19 +0200110#define CONFIG_SPL_BSS_MAX_SIZE (SZ_2K)
Heiko Schocher25d74a32014-10-31 08:31:06 +0100111
Heiko Schocher25d74a32014-10-31 08:31:06 +0100112#define CONFIG_SPL_NAND_DRIVERS
113#define CONFIG_SPL_NAND_BASE
114#define CONFIG_SPL_NAND_ECC
115#define CONFIG_SPL_NAND_RAW_ONLY
116#define CONFIG_SPL_NAND_SOFTECC
117#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x20000
118#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x80000
119#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
120#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
121#define CONFIG_SYS_NAND_5_ADDR_CYCLE
122
Heiko Schocher8189a082015-08-21 11:28:19 +0200123#define CONFIG_SYS_NAND_PAGE_SIZE SZ_2K
124#define CONFIG_SYS_NAND_BLOCK_SIZE (SZ_128K)
Heiko Schocher25d74a32014-10-31 08:31:06 +0100125#define CONFIG_SYS_NAND_PAGE_COUNT (CONFIG_SYS_NAND_BLOCK_SIZE / \
126 CONFIG_SYS_NAND_PAGE_SIZE)
127#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
128#define CONFIG_SYS_NAND_ECCSIZE 256
129#define CONFIG_SYS_NAND_ECCBYTES 3
130#define CONFIG_SYS_NAND_OOBSIZE 64
131#define CONFIG_SYS_NAND_ECCPOS { 40, 41, 42, 43, 44, 45, 46, 47, \
132 48, 49, 50, 51, 52, 53, 54, 55, \
133 56, 57, 58, 59, 60, 61, 62, 63, }
134
135#define CONFIG_SPL_ATMEL_SIZE
136#define CONFIG_SYS_MASTER_CLOCK 132096000
137#define AT91_PLL_LOCK_TIMEOUT 1000000
138#define CONFIG_SYS_AT91_PLLA 0x20c73f03
139#define CONFIG_SYS_MCKR 0x1301
140#define CONFIG_SYS_MCKR_CSS 0x1302
141
Heiko Schocher3757e972013-12-02 07:47:23 +0100142#endif