Prabhakar Kushwaha | a315c66 | 2016-06-03 18:41:35 +0530 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2016 Freescale Semiconductor, Inc. |
| 3 | * |
| 4 | * SPDX-License-Identifier: GPL-2.0+ |
| 5 | */ |
| 6 | |
| 7 | #ifndef __LS1012ARDB_H__ |
| 8 | #define __LS1012ARDB_H__ |
| 9 | |
| 10 | #include "ls1012a_common.h" |
| 11 | |
Shengzhou Liu | cb7fb12 | 2016-08-26 18:30:39 +0800 | [diff] [blame] | 12 | /* DDR */ |
Prabhakar Kushwaha | a315c66 | 2016-06-03 18:41:35 +0530 | [diff] [blame] | 13 | #define CONFIG_DIMM_SLOTS_PER_CTLR 1 |
| 14 | #define CONFIG_CHIP_SELECTS_PER_CTRL 1 |
| 15 | #define CONFIG_NR_DRAM_BANKS 2 |
| 16 | #define CONFIG_SYS_SDRAM_SIZE 0x40000000 |
Prabhakar Kushwaha | a315c66 | 2016-06-03 18:41:35 +0530 | [diff] [blame] | 17 | #define CONFIG_CMD_MEMINFO |
| 18 | #define CONFIG_CMD_MEMTEST |
| 19 | #define CONFIG_SYS_MEMTEST_START 0x80000000 |
| 20 | #define CONFIG_SYS_MEMTEST_END 0x9fffffff |
| 21 | |
| 22 | /* |
| 23 | * USB |
| 24 | */ |
| 25 | #define CONFIG_HAS_FSL_XHCI_USB |
| 26 | |
| 27 | #ifdef CONFIG_HAS_FSL_XHCI_USB |
Prabhakar Kushwaha | a315c66 | 2016-06-03 18:41:35 +0530 | [diff] [blame] | 28 | #define CONFIG_USB_XHCI_FSL |
Prabhakar Kushwaha | a315c66 | 2016-06-03 18:41:35 +0530 | [diff] [blame] | 29 | #define CONFIG_USB_MAX_CONTROLLER_COUNT 1 |
| 30 | #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2 |
Prabhakar Kushwaha | a315c66 | 2016-06-03 18:41:35 +0530 | [diff] [blame] | 31 | #endif |
| 32 | |
| 33 | /* |
| 34 | * I2C IO expander |
| 35 | */ |
| 36 | |
| 37 | #define I2C_MUX_IO1_ADDR 0x24 |
| 38 | #define __SW_BOOT_MASK 0xFC |
| 39 | #define __SW_BOOT_EMU 0x10 |
| 40 | #define __SW_BOOT_BANK1 0x00 |
| 41 | #define __SW_BOOT_BANK2 0x01 |
| 42 | #define __SW_REV_MASK 0x07 |
| 43 | #define __SW_REV_A 0xF8 |
| 44 | #define __SW_REV_B 0xF0 |
| 45 | |
| 46 | /* MMC */ |
Prabhakar Kushwaha | a315c66 | 2016-06-03 18:41:35 +0530 | [diff] [blame] | 47 | #ifdef CONFIG_MMC |
| 48 | #define CONFIG_FSL_ESDHC |
| 49 | #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33 |
| 50 | #define CONFIG_GENERIC_MMC |
| 51 | #define CONFIG_DOS_PARTITION |
| 52 | #endif |
| 53 | |
| 54 | /* SATA */ |
| 55 | #define CONFIG_LIBATA |
| 56 | #define CONFIG_SCSI |
| 57 | #define CONFIG_SCSI_AHCI |
| 58 | #define CONFIG_SCSI_AHCI_PLAT |
| 59 | #define CONFIG_CMD_SCSI |
| 60 | #define CONFIG_DOS_PARTITION |
| 61 | #define CONFIG_BOARD_LATE_INIT |
| 62 | |
| 63 | #define CONFIG_SYS_SATA AHCI_BASE_ADDR |
| 64 | |
| 65 | #define CONFIG_SYS_SCSI_MAX_SCSI_ID 1 |
| 66 | #define CONFIG_SYS_SCSI_MAX_LUN 1 |
| 67 | #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \ |
| 68 | CONFIG_SYS_SCSI_MAX_LUN) |
Prabhakar Kushwaha | a315c66 | 2016-06-03 18:41:35 +0530 | [diff] [blame] | 69 | #define CONFIG_PCIE1 /* PCIE controller 1 */ |
| 70 | #define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */ |
| 71 | #define FSL_PCIE_COMPAT "fsl,ls1043a-pcie" |
| 72 | |
| 73 | #define CONFIG_SYS_PCI_64BIT |
| 74 | |
| 75 | #define CONFIG_SYS_PCIE_CFG0_PHYS_OFF 0x00000000 |
| 76 | #define CONFIG_SYS_PCIE_CFG0_SIZE 0x00001000 /* 4k */ |
| 77 | #define CONFIG_SYS_PCIE_CFG1_PHYS_OFF 0x00001000 |
| 78 | #define CONFIG_SYS_PCIE_CFG1_SIZE 0x00001000 /* 4k */ |
| 79 | |
| 80 | #define CONFIG_SYS_PCIE_IO_BUS 0x00000000 |
| 81 | #define CONFIG_SYS_PCIE_IO_PHYS_OFF 0x00010000 |
| 82 | #define CONFIG_SYS_PCIE_IO_SIZE 0x00010000 /* 64k */ |
| 83 | |
| 84 | #define CONFIG_SYS_PCIE_MEM_BUS 0x08000000 |
| 85 | #define CONFIG_SYS_PCIE_MEM_PHYS_OFF 0x04000000 |
| 86 | #define CONFIG_SYS_PCIE_MEM_SIZE 0x80000000 /* 128M */ |
| 87 | |
| 88 | #define CONFIG_NET_MULTI |
Prabhakar Kushwaha | a315c66 | 2016-06-03 18:41:35 +0530 | [diff] [blame] | 89 | #define CONFIG_PCI_SCAN_SHOW |
| 90 | #define CONFIG_CMD_PCI |
| 91 | |
| 92 | #define CONFIG_CMD_MEMINFO |
| 93 | #define CONFIG_CMD_MEMTEST |
| 94 | #define CONFIG_SYS_MEMTEST_START 0x80000000 |
| 95 | #define CONFIG_SYS_MEMTEST_END 0x9fffffff |
| 96 | |
| 97 | #endif /* __LS1012ARDB_H__ */ |