Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 2 | /* |
| 3 | * (C) Copyright 2000-2003 |
| 4 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
| 5 | * |
| 6 | * Copyright (C) 2004-2007 Freescale Semiconductor, Inc. |
| 7 | * TsiChung Liew (Tsi-Chung.Liew@freescale.com) |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 8 | */ |
| 9 | |
| 10 | #include <common.h> |
Simon Glass | 85d6531 | 2019-12-28 10:44:58 -0700 | [diff] [blame] | 11 | #include <clock_legacy.h> |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 12 | #include <asm/arch/imx-regs.h> |
Stefano Babic | ac41d4d | 2010-03-05 17:54:37 +0100 | [diff] [blame] | 13 | #include <asm/arch/clock.h> |
Simon Glass | 3ba929a | 2020-10-30 21:38:53 -0600 | [diff] [blame] | 14 | #include <asm/global_data.h> |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 15 | |
Yangbo Lu | 7334038 | 2019-06-21 11:42:28 +0800 | [diff] [blame] | 16 | #ifdef CONFIG_FSL_ESDHC_IMX |
John Rigby | 0d21ed0 | 2010-12-20 18:27:51 -0700 | [diff] [blame] | 17 | DECLARE_GLOBAL_DATA_PTR; |
| 18 | #endif |
| 19 | |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 20 | int get_clocks(void) |
| 21 | { |
Yangbo Lu | 7334038 | 2019-06-21 11:42:28 +0800 | [diff] [blame] | 22 | #ifdef CONFIG_FSL_ESDHC_IMX |
Michael Langer | b2ec816 | 2012-06-14 03:44:33 +0000 | [diff] [blame] | 23 | #ifdef CONFIG_FSL_USDHC |
Benoît Thébaudeau | eb9c255 | 2012-09-27 10:24:37 +0000 | [diff] [blame] | 24 | #if CONFIG_SYS_FSL_ESDHC_ADDR == USDHC2_BASE_ADDR |
Simon Glass | 9e247d1 | 2012-12-13 20:49:05 +0000 | [diff] [blame] | 25 | gd->arch.sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK); |
Benoît Thébaudeau | eb9c255 | 2012-09-27 10:24:37 +0000 | [diff] [blame] | 26 | #elif CONFIG_SYS_FSL_ESDHC_ADDR == USDHC3_BASE_ADDR |
Simon Glass | 9e247d1 | 2012-12-13 20:49:05 +0000 | [diff] [blame] | 27 | gd->arch.sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK); |
Benoît Thébaudeau | eb9c255 | 2012-09-27 10:24:37 +0000 | [diff] [blame] | 28 | #elif CONFIG_SYS_FSL_ESDHC_ADDR == USDHC4_BASE_ADDR |
Simon Glass | 9e247d1 | 2012-12-13 20:49:05 +0000 | [diff] [blame] | 29 | gd->arch.sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK); |
Benoît Thébaudeau | eb9c255 | 2012-09-27 10:24:37 +0000 | [diff] [blame] | 30 | #else |
Simon Glass | 9e247d1 | 2012-12-13 20:49:05 +0000 | [diff] [blame] | 31 | gd->arch.sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK); |
Benoît Thébaudeau | eb9c255 | 2012-09-27 10:24:37 +0000 | [diff] [blame] | 32 | #endif |
Michael Langer | b2ec816 | 2012-06-14 03:44:33 +0000 | [diff] [blame] | 33 | #else |
Benoît Thébaudeau | eb9c255 | 2012-09-27 10:24:37 +0000 | [diff] [blame] | 34 | #if CONFIG_SYS_FSL_ESDHC_ADDR == MMC_SDHC2_BASE_ADDR |
Simon Glass | 9e247d1 | 2012-12-13 20:49:05 +0000 | [diff] [blame] | 35 | gd->arch.sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK); |
Benoît Thébaudeau | eb9c255 | 2012-09-27 10:24:37 +0000 | [diff] [blame] | 36 | #elif CONFIG_SYS_FSL_ESDHC_ADDR == MMC_SDHC3_BASE_ADDR |
Simon Glass | 9e247d1 | 2012-12-13 20:49:05 +0000 | [diff] [blame] | 37 | gd->arch.sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK); |
Benoît Thébaudeau | eb9c255 | 2012-09-27 10:24:37 +0000 | [diff] [blame] | 38 | #elif CONFIG_SYS_FSL_ESDHC_ADDR == MMC_SDHC4_BASE_ADDR |
Simon Glass | 9e247d1 | 2012-12-13 20:49:05 +0000 | [diff] [blame] | 39 | gd->arch.sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK); |
Benoît Thébaudeau | eb9c255 | 2012-09-27 10:24:37 +0000 | [diff] [blame] | 40 | #else |
Simon Glass | 9e247d1 | 2012-12-13 20:49:05 +0000 | [diff] [blame] | 41 | gd->arch.sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK); |
Benoît Thébaudeau | eb9c255 | 2012-09-27 10:24:37 +0000 | [diff] [blame] | 42 | #endif |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 43 | #endif |
Michael Langer | b2ec816 | 2012-06-14 03:44:33 +0000 | [diff] [blame] | 44 | #endif |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 45 | return 0; |
| 46 | } |