blob: ec5f4a756af13f89e96258557ce4321d0378bc64 [file] [log] [blame]
Jon Loeliger5c8aa972006-04-26 17:58:56 -05001/*
Becky Brucec8ef3aa2011-10-03 19:10:51 -05002 * Copyright 2004, 2007, 2011 Freescale Semiconductor.
Jon Loeliger5c8aa972006-04-26 17:58:56 -05003 * Srikanth Srinivasan <srikanth.srinivaan@freescale.com>
4 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Jon Loeliger5c8aa972006-04-26 17:58:56 -05006 */
7
8/* U-Boot - Startup Code for 86xx PowerPC based Embedded Boards
9 *
10 *
11 * The processor starts at 0xfff00100 and the code is executed
12 * from flash. The code is organized to be at an other address
13 * in memory, but as long we don't jump around before relocating.
14 * board_init lies at a quite high address and when the cpu has
15 * jumped there, everything is ok.
16 */
Wolfgang Denk0191e472010-10-26 14:34:52 +020017#include <asm-offsets.h>
Jon Loeliger5c8aa972006-04-26 17:58:56 -050018#include <config.h>
19#include <mpc86xx.h>
20#include <version.h>
21
22#include <ppc_asm.tmpl>
23#include <ppc_defs.h>
24
25#include <asm/cache.h>
26#include <asm/mmu.h>
Peter Tyser3a1362d2010-10-14 23:33:24 -050027#include <asm/u-boot.h>
Jon Loeliger5c8aa972006-04-26 17:58:56 -050028
Jon Loeliger11c99582007-08-02 14:42:20 -050029/*
30 * Need MSR_DR | MSR_IR enabled to access I/O (printf) in exceptions
31 */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050032
33/*
34 * Set up GOT: Global Offset Table
35 *
Joakim Tjernlund3fbaa4d2010-01-19 14:41:56 +010036 * Use r12 to access the GOT
Jon Loeliger5c8aa972006-04-26 17:58:56 -050037 */
38 START_GOT
39 GOT_ENTRY(_GOT2_TABLE_)
40 GOT_ENTRY(_FIXUP_TABLE_)
41
42 GOT_ENTRY(_start)
43 GOT_ENTRY(_start_of_vectors)
44 GOT_ENTRY(_end_of_vectors)
45 GOT_ENTRY(transfer_to_handler)
46
47 GOT_ENTRY(__init_end)
Simon Glassed70c8f2013-03-14 06:54:53 +000048 GOT_ENTRY(__bss_end)
Jon Loeliger5c8aa972006-04-26 17:58:56 -050049 GOT_ENTRY(__bss_start)
50 END_GOT
51
52/*
53 * r3 - 1st arg to board_init(): IMMP pointer
54 * r4 - 2nd arg to board_init(): boot flag
55 */
56 .text
Jon Loeligera1295442006-08-22 12:06:18 -050057 .long 0x27051956 /* U-Boot Magic Number */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050058 .globl version_string
59version_string:
Andreas Bießmann61d01952011-07-18 20:24:04 +020060 .ascii U_BOOT_VERSION_STRING, "\0"
Jon Loeliger5c8aa972006-04-26 17:58:56 -050061
62 . = EXC_OFF_SYS_RESET
63 .globl _start
64_start:
Jon Loeliger5c8aa972006-04-26 17:58:56 -050065 b boot_cold
Jon Loeliger5c8aa972006-04-26 17:58:56 -050066
67 /* the boot code is located below the exception table */
68
69 .globl _start_of_vectors
70_start_of_vectors:
71
72/* Machine check */
73 STD_EXCEPTION(0x200, MachineCheck, MachineCheckException)
74
75/* Data Storage exception. */
76 STD_EXCEPTION(0x300, DataStorage, UnknownException)
77
78/* Instruction Storage exception. */
79 STD_EXCEPTION(0x400, InstStorage, UnknownException)
80
81/* External Interrupt exception. */
82 STD_EXCEPTION(0x500, ExtInterrupt, external_interrupt)
83
84/* Alignment exception. */
85 . = 0x600
86Alignment:
Rafal Jaworowski06244e42007-06-22 14:58:04 +020087 EXCEPTION_PROLOG(SRR0, SRR1)
Jon Loeliger5c8aa972006-04-26 17:58:56 -050088 mfspr r4,DAR
89 stw r4,_DAR(r21)
90 mfspr r5,DSISR
91 stw r5,_DSISR(r21)
92 addi r3,r1,STACK_FRAME_OVERHEAD
Joakim Tjernlund4ff6bc02010-01-19 14:41:55 +010093 EXC_XFER_TEMPLATE(Alignment, AlignmentException, MSR_KERNEL, COPY_EE)
Jon Loeliger5c8aa972006-04-26 17:58:56 -050094
95/* Program check exception */
96 . = 0x700
97ProgramCheck:
Rafal Jaworowski06244e42007-06-22 14:58:04 +020098 EXCEPTION_PROLOG(SRR0, SRR1)
Jon Loeliger5c8aa972006-04-26 17:58:56 -050099 addi r3,r1,STACK_FRAME_OVERHEAD
Joakim Tjernlund4ff6bc02010-01-19 14:41:55 +0100100 EXC_XFER_TEMPLATE(ProgramCheck, ProgramCheckException,
101 MSR_KERNEL, COPY_EE)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500102
103 STD_EXCEPTION(0x800, FPUnavailable, UnknownException)
104
105 /* I guess we could implement decrementer, and may have
106 * to someday for timekeeping.
107 */
108 STD_EXCEPTION(0x900, Decrementer, timer_interrupt)
109 STD_EXCEPTION(0xa00, Trap_0a, UnknownException)
110 STD_EXCEPTION(0xb00, Trap_0b, UnknownException)
111 STD_EXCEPTION(0xc00, SystemCall, UnknownException)
112 STD_EXCEPTION(0xd00, SingleStep, UnknownException)
113 STD_EXCEPTION(0xe00, Trap_0e, UnknownException)
114 STD_EXCEPTION(0xf00, Trap_0f, UnknownException)
115 STD_EXCEPTION(0x1000, SoftEmu, SoftEmuException)
116 STD_EXCEPTION(0x1100, InstructionTLBMiss, UnknownException)
117 STD_EXCEPTION(0x1200, DataTLBMiss, UnknownException)
118 STD_EXCEPTION(0x1300, InstructionTLBError, UnknownException)
119 STD_EXCEPTION(0x1400, DataTLBError, UnknownException)
120 STD_EXCEPTION(0x1500, Reserved5, UnknownException)
121 STD_EXCEPTION(0x1600, Reserved6, UnknownException)
122 STD_EXCEPTION(0x1700, Reserved7, UnknownException)
123 STD_EXCEPTION(0x1800, Reserved8, UnknownException)
124 STD_EXCEPTION(0x1900, Reserved9, UnknownException)
125 STD_EXCEPTION(0x1a00, ReservedA, UnknownException)
126 STD_EXCEPTION(0x1b00, ReservedB, UnknownException)
127 STD_EXCEPTION(0x1c00, DataBreakpoint, UnknownException)
128 STD_EXCEPTION(0x1d00, InstructionBreakpoint, UnknownException)
129 STD_EXCEPTION(0x1e00, PeripheralBreakpoint, UnknownException)
130 STD_EXCEPTION(0x1f00, DevPortBreakpoint, UnknownException)
131
132 .globl _end_of_vectors
133_end_of_vectors:
134
135 . = 0x2000
136
137boot_cold:
Becky Bruced1cb6cb2008-11-03 15:44:01 -0600138 /*
139 * NOTE: Only Cpu 0 will ever come here. Other cores go to an
140 * address specified by the BPTR
141 */
Jon Loeliger11c99582007-08-02 14:42:20 -05001421:
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200143#ifdef CONFIG_SYS_RAMBOOT
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500144 /* disable everything */
Jon Loeliger11c99582007-08-02 14:42:20 -0500145 li r0, 0
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500146 mtspr HID0, r0
147 sync
148 mtmsr 0
Jon Loeliger11c99582007-08-02 14:42:20 -0500149#endif
150
Dave Liu358ab662008-10-28 17:46:12 +0800151 /* Invalidate BATs */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500152 bl invalidate_bats
153 sync
Dave Liu358ab662008-10-28 17:46:12 +0800154 /* Invalidate all of TLB before MMU turn on */
155 bl clear_tlbs
156 sync
Jon Loeligera1295442006-08-22 12:06:18 -0500157
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200158#ifdef CONFIG_SYS_L2
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500159 /* init the L2 cache */
Jon Loeliger11c99582007-08-02 14:42:20 -0500160 lis r3, L2_INIT@h
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500161 ori r3, r3, L2_INIT@l
Jon Loeligera1295442006-08-22 12:06:18 -0500162 mtspr l2cr, r3
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500163 /* invalidate the L2 cache */
164 bl l2cache_invalidate
165 sync
166#endif
Jon Loeligera1295442006-08-22 12:06:18 -0500167
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500168 /*
169 * Calculate absolute address in FLASH and jump there
170 *------------------------------------------------------*/
Becky Bruce2a978672008-11-05 14:55:35 -0600171 lis r3, CONFIG_SYS_MONITOR_BASE_EARLY@h
172 ori r3, r3, CONFIG_SYS_MONITOR_BASE_EARLY@l
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500173 addi r3, r3, in_flash - _start + EXC_OFF_SYS_RESET
174 mtlr r3
175 blr
176
177in_flash:
178 /* let the C-code set up the rest */
179 /* */
180 /* Be careful to keep code relocatable ! */
181 /*------------------------------------------------------*/
182 /* perform low-level init */
183
184 /* enable extended addressing */
185 bl enable_ext_addr
Jon Loeligera1295442006-08-22 12:06:18 -0500186
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500187 /* setup the bats */
Becky Brucef81ab5b2008-01-23 16:31:00 -0600188 bl early_bats
Jon Loeligera1295442006-08-22 12:06:18 -0500189
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500190 /*
191 * Cache must be enabled here for stack-in-cache trick.
192 * This means we need to enable the BATS.
193 * Cache should be turned on after BATs, since by default
194 * everything is write-through.
195 */
196
197 /* enable address translation */
Becky Bruceaa06c6c2008-11-05 14:55:34 -0600198 mfmsr r5
199 ori r5, r5, (MSR_IR | MSR_DR)
200 lis r3,addr_trans_enabled@h
201 ori r3, r3, addr_trans_enabled@l
202 mtspr SPRN_SRR0,r3
203 mtspr SPRN_SRR1,r5
204 rfi
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500205
Becky Bruceaa06c6c2008-11-05 14:55:34 -0600206addr_trans_enabled:
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500207 /* enable and invalidate the data cache */
208/* bl l1dcache_enable */
Wolfgang Denkd46f6e72006-10-24 15:32:57 +0200209 bl dcache_enable
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500210 sync
211
212#if 1
213 bl icache_enable
214#endif
Jon Loeligera1295442006-08-22 12:06:18 -0500215
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200216#ifdef CONFIG_SYS_INIT_RAM_LOCK
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500217 bl lock_ram_in_cache
218 sync
219#endif
220
Becky Bruce0bd25092008-11-06 17:37:35 -0600221#if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
222 bl setup_ccsrbar
223#endif
224
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500225 /* set up the stack pointer in our newly created
226 * cache-ram (r1) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200227 lis r1, (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET)@h
228 ori r1, r1, (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET)@l
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500229
Wolfgang Denkd46f6e72006-10-24 15:32:57 +0200230 li r0, 0 /* Make room for stack frame header and */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500231 stwu r0, -4(r1) /* clear final stack frame so that */
232 stwu r0, -4(r1) /* stack backtraces terminate cleanly */
233
234 GET_GOT /* initialize GOT access */
Wolfgang Denkb2d36ea2011-04-20 22:11:21 +0200235
Wolfgang Denkd46f6e72006-10-24 15:32:57 +0200236 /* run low-level CPU init code (from Flash) */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500237 bl cpu_init_f
238 sync
239
Wolfgang Denkd46f6e72006-10-24 15:32:57 +0200240#ifdef RUN_DIAG
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500241
Wolfgang Denkd46f6e72006-10-24 15:32:57 +0200242 /* Load PX_AUX register address in r4 */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600243 lis r4, PIXIS_BASE@h
Wolfgang Denkd46f6e72006-10-24 15:32:57 +0200244 ori r4, r4, 0x6
245 /* Load contents of PX_AUX in r3 bits 24 to 31*/
246 lbz r3, 0(r4)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500247
Wolfgang Denkd46f6e72006-10-24 15:32:57 +0200248 /* Mask and obtain the bit in r3 */
249 rlwinm. r3, r3, 0, 24, 24
250 /* If not zero, jump and continue with u-boot */
251 bne diag_done
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500252
Wolfgang Denkd46f6e72006-10-24 15:32:57 +0200253 /* Load back contents of PX_AUX in r3 bits 24 to 31 */
254 lbz r3, 0(r4)
255 /* Set the MSB of the register value */
256 ori r3, r3, 0x80
257 /* Write value in r3 back to PX_AUX */
258 stb r3, 0(r4)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500259
Wolfgang Denkd46f6e72006-10-24 15:32:57 +0200260 /* Get the address to jump to in r3*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200261 lis r3, CONFIG_SYS_DIAG_ADDR@h
262 ori r3, r3, CONFIG_SYS_DIAG_ADDR@l
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500263
Wolfgang Denkd46f6e72006-10-24 15:32:57 +0200264 /* Load the LR with the branch address */
265 mtlr r3
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500266
Wolfgang Denkd46f6e72006-10-24 15:32:57 +0200267 /* Branch to diagnostic */
268 blr
Jon Loeligera1295442006-08-22 12:06:18 -0500269
270diag_done:
271#endif
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500272
Wolfgang Denkd46f6e72006-10-24 15:32:57 +0200273/* bl l2cache_enable */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500274
Wolfgang Denkd46f6e72006-10-24 15:32:57 +0200275 /* run 1st part of board init code (from Flash) */
York Sun15db3c92014-04-30 14:43:48 -0700276 li r3, 0 /* clear boot_flag for calling board_init_f */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500277 bl board_init_f
278 sync
279
Peter Tyser0c44caf2010-09-14 19:13:53 -0500280 /* NOTREACHED - board_init_f() does not return */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500281
282 .globl invalidate_bats
283invalidate_bats:
Jon Loeligera1295442006-08-22 12:06:18 -0500284
Jon Loeliger11c99582007-08-02 14:42:20 -0500285 li r0, 0
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500286 /* invalidate BATs */
287 mtspr IBAT0U, r0
288 mtspr IBAT1U, r0
289 mtspr IBAT2U, r0
290 mtspr IBAT3U, r0
Wolfgang Denkd46f6e72006-10-24 15:32:57 +0200291 mtspr IBAT4U, r0
292 mtspr IBAT5U, r0
293 mtspr IBAT6U, r0
294 mtspr IBAT7U, r0
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500295
296 isync
297 mtspr DBAT0U, r0
298 mtspr DBAT1U, r0
299 mtspr DBAT2U, r0
300 mtspr DBAT3U, r0
Wolfgang Denkd46f6e72006-10-24 15:32:57 +0200301 mtspr DBAT4U, r0
302 mtspr DBAT5U, r0
303 mtspr DBAT6U, r0
304 mtspr DBAT7U, r0
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500305
306 isync
307 sync
308 blr
Jon Loeligera1295442006-08-22 12:06:18 -0500309
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500310#define CONFIG_BAT_PAIR(n) \
311 lis r4, CONFIG_SYS_IBAT##n##L@h; \
312 ori r4, r4, CONFIG_SYS_IBAT##n##L@l; \
313 lis r3, CONFIG_SYS_IBAT##n##U@h; \
314 ori r3, r3, CONFIG_SYS_IBAT##n##U@l; \
315 mtspr IBAT##n##L, r4; \
316 mtspr IBAT##n##U, r3; \
317 lis r4, CONFIG_SYS_DBAT##n##L@h; \
318 ori r4, r4, CONFIG_SYS_DBAT##n##L@l; \
319 lis r3, CONFIG_SYS_DBAT##n##U@h; \
320 ori r3, r3, CONFIG_SYS_DBAT##n##U@l; \
321 mtspr DBAT##n##L, r4; \
322 mtspr DBAT##n##U, r3;
323
324/*
325 * setup_bats:
326 *
327 * Set up the final BAT registers now that setup is done.
328 *
329 * Assumes that:
330 * 1) Address translation is enabled upon entry
331 * 2) The boot rom is still accessible via 1:1 translation
332 */
333 .globl setup_bats
334setup_bats:
335 mflr r5
336 sync
337
338 /*
339 * When we disable address translation, we will get 1:1 (VA==PA)
340 * translation. The only place we know for sure is safe for that is
341 * the bootrom where we originally started out. Pop back into there.
342 */
343 lis r4, CONFIG_SYS_MONITOR_BASE_EARLY@h
344 ori r4, r4, CONFIG_SYS_MONITOR_BASE_EARLY@l
345 addi r4, r4, trans_disabled - _start + EXC_OFF_SYS_RESET
346
347 /* disable address translation */
348 mfmsr r3
349 rlwinm r3, r3, 0, 28, 25
350 mtspr SRR0, r4
351 mtspr SRR1, r3
352 rfi
353
354trans_disabled:
355#if defined(CONFIG_SYS_DBAT0U) && defined(CONFIG_SYS_DBAT0L) \
356 && defined(CONFIG_SYS_IBAT0U) && defined(CONFIG_SYS_IBAT0L)
357 CONFIG_BAT_PAIR(0)
358#endif
359 CONFIG_BAT_PAIR(1)
360 CONFIG_BAT_PAIR(2)
361 CONFIG_BAT_PAIR(3)
362 CONFIG_BAT_PAIR(4)
363 CONFIG_BAT_PAIR(5)
364 CONFIG_BAT_PAIR(6)
365 CONFIG_BAT_PAIR(7)
366
367 sync
368 isync
369
370 /* Turn translation back on and return */
371 mfmsr r3
372 ori r3, r3, (MSR_IR | MSR_DR)
373 mtspr SPRN_SRR0,r5
374 mtspr SPRN_SRR1,r3
375 rfi
376
Becky Brucef81ab5b2008-01-23 16:31:00 -0600377/*
378 * early_bats:
379 *
380 * Set up bats needed early on - this is usually the BAT for the
Becky Bruce7e554a32008-11-02 18:19:32 -0600381 * stack-in-cache, the Flash, and CCSR space
Becky Brucef81ab5b2008-01-23 16:31:00 -0600382 */
383 .globl early_bats
384early_bats:
Becky Bruce7e554a32008-11-02 18:19:32 -0600385 /* IBAT 3 */
386 lis r4, CONFIG_SYS_IBAT3L@h
387 ori r4, r4, CONFIG_SYS_IBAT3L@l
388 lis r3, CONFIG_SYS_IBAT3U@h
389 ori r3, r3, CONFIG_SYS_IBAT3U@l
390 mtspr IBAT3L, r4
391 mtspr IBAT3U, r3
392 isync
393
394 /* DBAT 3 */
395 lis r4, CONFIG_SYS_DBAT3L@h
396 ori r4, r4, CONFIG_SYS_DBAT3L@l
397 lis r3, CONFIG_SYS_DBAT3U@h
398 ori r3, r3, CONFIG_SYS_DBAT3U@l
399 mtspr DBAT3L, r4
400 mtspr DBAT3U, r3
401 isync
402
Becky Brucef81ab5b2008-01-23 16:31:00 -0600403 /* IBAT 5 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200404 lis r4, CONFIG_SYS_IBAT5L@h
405 ori r4, r4, CONFIG_SYS_IBAT5L@l
406 lis r3, CONFIG_SYS_IBAT5U@h
407 ori r3, r3, CONFIG_SYS_IBAT5U@l
Becky Brucef81ab5b2008-01-23 16:31:00 -0600408 mtspr IBAT5L, r4
409 mtspr IBAT5U, r3
410 isync
411
412 /* DBAT 5 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200413 lis r4, CONFIG_SYS_DBAT5L@h
414 ori r4, r4, CONFIG_SYS_DBAT5L@l
415 lis r3, CONFIG_SYS_DBAT5U@h
416 ori r3, r3, CONFIG_SYS_DBAT5U@l
Becky Brucef81ab5b2008-01-23 16:31:00 -0600417 mtspr DBAT5L, r4
418 mtspr DBAT5U, r3
419 isync
420
421 /* IBAT 6 */
Becky Bruce2a978672008-11-05 14:55:35 -0600422 lis r4, CONFIG_SYS_IBAT6L_EARLY@h
423 ori r4, r4, CONFIG_SYS_IBAT6L_EARLY@l
424 lis r3, CONFIG_SYS_IBAT6U_EARLY@h
425 ori r3, r3, CONFIG_SYS_IBAT6U_EARLY@l
Becky Brucef81ab5b2008-01-23 16:31:00 -0600426 mtspr IBAT6L, r4
427 mtspr IBAT6U, r3
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500428 isync
429
Becky Brucef81ab5b2008-01-23 16:31:00 -0600430 /* DBAT 6 */
Becky Bruce2a978672008-11-05 14:55:35 -0600431 lis r4, CONFIG_SYS_DBAT6L_EARLY@h
432 ori r4, r4, CONFIG_SYS_DBAT6L_EARLY@l
433 lis r3, CONFIG_SYS_DBAT6U_EARLY@h
434 ori r3, r3, CONFIG_SYS_DBAT6U_EARLY@l
Becky Brucef81ab5b2008-01-23 16:31:00 -0600435 mtspr DBAT6L, r4
436 mtspr DBAT6U, r3
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500437 isync
Becky Bruce0bd25092008-11-06 17:37:35 -0600438
439#if(CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
440 /* IBAT 7 */
441 lis r4, CONFIG_SYS_CCSR_DEFAULT_IBATL@h
442 ori r4, r4, CONFIG_SYS_CCSR_DEFAULT_IBATL@l
443 lis r3, CONFIG_SYS_CCSR_DEFAULT_IBATU@h
444 ori r3, r3, CONFIG_SYS_CCSR_DEFAULT_IBATU@l
445 mtspr IBAT7L, r4
446 mtspr IBAT7U, r3
447 isync
448
449 /* DBAT 7 */
450 lis r4, CONFIG_SYS_CCSR_DEFAULT_DBATL@h
451 ori r4, r4, CONFIG_SYS_CCSR_DEFAULT_DBATL@l
452 lis r3, CONFIG_SYS_CCSR_DEFAULT_DBATU@h
453 ori r3, r3, CONFIG_SYS_CCSR_DEFAULT_DBATU@l
454 mtspr DBAT7L, r4
455 mtspr DBAT7U, r3
456 isync
457#endif
Becky Brucef81ab5b2008-01-23 16:31:00 -0600458 blr
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500459
Becky Brucef81ab5b2008-01-23 16:31:00 -0600460 .globl clear_tlbs
461clear_tlbs:
462 addis r3, 0, 0x0000
463 addis r5, 0, 0x4
464 isync
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500465tlblp:
Becky Brucef81ab5b2008-01-23 16:31:00 -0600466 tlbie r3
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500467 sync
Becky Brucef81ab5b2008-01-23 16:31:00 -0600468 addi r3, r3, 0x1000
469 cmp 0, 0, r3, r5
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500470 blt tlblp
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500471 blr
472
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500473 .globl disable_addr_trans
474disable_addr_trans:
475 /* disable address translation */
476 mflr r4
477 mfmsr r3
478 andi. r0, r3, (MSR_IR | MSR_DR)
479 beqlr
480 andc r3, r3, r0
481 mtspr SRR0, r4
482 mtspr SRR1, r3
483 rfi
484
485/*
486 * This code finishes saving the registers to the exception frame
487 * and jumps to the appropriate handler for the exception.
488 * Register r21 is pointer into trap frame, r1 has new stack pointer.
489 */
490 .globl transfer_to_handler
491transfer_to_handler:
492 stw r22,_NIP(r21)
493 lis r22,MSR_POW@h
494 andc r23,r23,r22
495 stw r23,_MSR(r21)
496 SAVE_GPR(7, r21)
497 SAVE_4GPRS(8, r21)
498 SAVE_8GPRS(12, r21)
499 SAVE_8GPRS(24, r21)
500 mflr r23
501 andi. r24,r23,0x3f00 /* get vector offset */
502 stw r24,TRAP(r21)
503 li r22,0
504 stw r22,RESULT(r21)
505 mtspr SPRG2,r22 /* r1 is now kernel sp */
506 lwz r24,0(r23) /* virtual address of handler */
507 lwz r23,4(r23) /* where to go when done */
508 mtspr SRR0,r24
509 mtspr SRR1,r20
510 mtlr r23
511 SYNC
512 rfi /* jump to handler, enable MMU */
513
514int_return:
515 mfmsr r28 /* Disable interrupts */
516 li r4,0
517 ori r4,r4,MSR_EE
518 andc r28,r28,r4
519 SYNC /* Some chip revs need this... */
520 mtmsr r28
521 SYNC
522 lwz r2,_CTR(r1)
523 lwz r0,_LINK(r1)
524 mtctr r2
525 mtlr r0
526 lwz r2,_XER(r1)
527 lwz r0,_CCR(r1)
528 mtspr XER,r2
529 mtcrf 0xFF,r0
530 REST_10GPRS(3, r1)
531 REST_10GPRS(13, r1)
532 REST_8GPRS(23, r1)
533 REST_GPR(31, r1)
534 lwz r2,_NIP(r1) /* Restore environment */
535 lwz r0,_MSR(r1)
536 mtspr SRR0,r2
537 mtspr SRR1,r0
538 lwz r0,GPR0(r1)
539 lwz r2,GPR2(r1)
540 lwz r1,GPR1(r1)
541 SYNC
542 rfi
543
544 .globl dc_read
545dc_read:
546 blr
547
548 .globl get_pvr
549get_pvr:
550 mfspr r3, PVR
551 blr
552
553 .globl get_svr
554get_svr:
555 mfspr r3, SVR
556 blr
557
558
Jon Loeligera1295442006-08-22 12:06:18 -0500559/*
Wolfgang Denkd46f6e72006-10-24 15:32:57 +0200560 * Function: in8
561 * Description: Input 8 bits
Jon Loeligera1295442006-08-22 12:06:18 -0500562 */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500563 .globl in8
564in8:
565 lbz r3,0x0000(r3)
566 blr
567
Jon Loeligera1295442006-08-22 12:06:18 -0500568/*
Wolfgang Denkd46f6e72006-10-24 15:32:57 +0200569 * Function: out8
570 * Description: Output 8 bits
Jon Loeligera1295442006-08-22 12:06:18 -0500571 */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500572 .globl out8
573out8:
574 stb r4,0x0000(r3)
575 blr
576
Jon Loeligera1295442006-08-22 12:06:18 -0500577/*
Wolfgang Denkd46f6e72006-10-24 15:32:57 +0200578 * Function: out16
579 * Description: Output 16 bits
Jon Loeligera1295442006-08-22 12:06:18 -0500580 */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500581 .globl out16
582out16:
583 sth r4,0x0000(r3)
584 blr
585
Jon Loeligera1295442006-08-22 12:06:18 -0500586/*
Wolfgang Denkd46f6e72006-10-24 15:32:57 +0200587 * Function: out16r
588 * Description: Byte reverse and output 16 bits
Jon Loeligera1295442006-08-22 12:06:18 -0500589 */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500590 .globl out16r
591out16r:
592 sthbrx r4,r0,r3
593 blr
594
Jon Loeligera1295442006-08-22 12:06:18 -0500595/*
Wolfgang Denkd46f6e72006-10-24 15:32:57 +0200596 * Function: out32
597 * Description: Output 32 bits
Jon Loeligera1295442006-08-22 12:06:18 -0500598 */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500599 .globl out32
600out32:
601 stw r4,0x0000(r3)
602 blr
603
Jon Loeligera1295442006-08-22 12:06:18 -0500604/*
Wolfgang Denkd46f6e72006-10-24 15:32:57 +0200605 * Function: out32r
606 * Description: Byte reverse and output 32 bits
Jon Loeligera1295442006-08-22 12:06:18 -0500607 */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500608 .globl out32r
609out32r:
610 stwbrx r4,r0,r3
611 blr
612
Jon Loeligera1295442006-08-22 12:06:18 -0500613/*
Wolfgang Denkd46f6e72006-10-24 15:32:57 +0200614 * Function: in16
615 * Description: Input 16 bits
Jon Loeligera1295442006-08-22 12:06:18 -0500616 */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500617 .globl in16
618in16:
619 lhz r3,0x0000(r3)
620 blr
621
Jon Loeligera1295442006-08-22 12:06:18 -0500622/*
Wolfgang Denkd46f6e72006-10-24 15:32:57 +0200623 * Function: in16r
624 * Description: Input 16 bits and byte reverse
Jon Loeligera1295442006-08-22 12:06:18 -0500625 */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500626 .globl in16r
627in16r:
628 lhbrx r3,r0,r3
629 blr
630
Jon Loeligera1295442006-08-22 12:06:18 -0500631/*
Wolfgang Denkd46f6e72006-10-24 15:32:57 +0200632 * Function: in32
633 * Description: Input 32 bits
Jon Loeligera1295442006-08-22 12:06:18 -0500634 */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500635 .globl in32
636in32:
637 lwz 3,0x0000(3)
638 blr
639
Jon Loeligera1295442006-08-22 12:06:18 -0500640/*
Wolfgang Denkd46f6e72006-10-24 15:32:57 +0200641 * Function: in32r
642 * Description: Input 32 bits and byte reverse
Jon Loeligera1295442006-08-22 12:06:18 -0500643 */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500644 .globl in32r
645in32r:
646 lwbrx r3,r0,r3
647 blr
648
Jon Loeligera1295442006-08-22 12:06:18 -0500649/*
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500650 * void relocate_code (addr_sp, gd, addr_moni)
651 *
652 * This "function" does not return, instead it continues in RAM
653 * after relocating the monitor code.
654 *
655 * r3 = dest
656 * r4 = src
657 * r5 = length in bytes
658 * r6 = cachelinesize
659 */
660 .globl relocate_code
661relocate_code:
662
Wolfgang Denkd46f6e72006-10-24 15:32:57 +0200663 mr r1, r3 /* Set new stack pointer */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500664 mr r9, r4 /* Save copy of Global Data pointer */
665 mr r10, r5 /* Save copy of Destination Address */
Haiying Wang0383df82006-08-15 15:13:15 -0400666
Joakim Tjernlund3fbaa4d2010-01-19 14:41:56 +0100667 GET_GOT
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500668 mr r3, r5 /* Destination Address */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200669 lis r4, CONFIG_SYS_MONITOR_BASE@h /* Source Address */
670 ori r4, r4, CONFIG_SYS_MONITOR_BASE@l
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500671 lwz r5, GOT(__init_end)
672 sub r5, r5, r4
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200673 li r6, CONFIG_SYS_CACHELINE_SIZE /* Cache Line Size */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500674
675 /*
676 * Fix GOT pointer:
677 *
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200678 * New GOT-PTR = (old GOT-PTR - CONFIG_SYS_MONITOR_BASE) + Destination Address
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500679 *
680 * Offset:
681 */
682 sub r15, r10, r4
683
684 /* First our own GOT */
Joakim Tjernlund3fbaa4d2010-01-19 14:41:56 +0100685 add r12, r12, r15
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500686 /* then the one used by the C code */
687 add r30, r30, r15
688
689 /*
690 * Now relocate code
691 */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500692 cmplw cr1,r3,r4
693 addi r0,r5,3
694 srwi. r0,r0,2
695 beq cr1,4f /* In place copy is not necessary */
696 beq 7f /* Protect against 0 count */
697 mtctr r0
698 bge cr1,2f
699
700 la r8,-4(r4)
701 la r7,-4(r3)
7021: lwzu r0,4(r8)
703 stwu r0,4(r7)
704 bdnz 1b
705 b 4f
706
7072: slwi r0,r0,2
708 add r8,r4,r0
709 add r7,r3,r0
7103: lwzu r0,-4(r8)
711 stwu r0,-4(r7)
712 bdnz 3b
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500713/*
714 * Now flush the cache: note that we must start from a cache aligned
715 * address. Otherwise we might miss one cache line.
716 */
7174: cmpwi r6,0
718 add r5,r3,r5
719 beq 7f /* Always flush prefetch queue in any case */
720 subi r0,r6,1
721 andc r3,r3,r0
722 mr r4,r3
7235: dcbst 0,r4
724 add r4,r4,r6
725 cmplw r4,r5
726 blt 5b
727 sync /* Wait for all dcbst to complete on bus */
728 mr r4,r3
7296: icbi 0,r4
730 add r4,r4,r6
731 cmplw r4,r5
732 blt 6b
Wolfgang Denkd46f6e72006-10-24 15:32:57 +02007337: sync /* Wait for all icbi to complete on bus */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500734 isync
735
736/*
737 * We are done. Do not return, instead branch to second part of board
738 * initialization, now running from RAM.
739 */
740 addi r0, r10, in_ram - _start + EXC_OFF_SYS_RESET
741 mtlr r0
742 blr
743
744in_ram:
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500745 /*
Joakim Tjernlund3fbaa4d2010-01-19 14:41:56 +0100746 * Relocation Function, r12 point to got2+0x8000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500747 *
748 * Adjust got2 pointers, no need to check for 0, this code
749 * already puts a few entries in the table.
750 */
751 li r0,__got2_entries@sectoff@l
752 la r3,GOT(_GOT2_TABLE_)
753 lwz r11,GOT(_GOT2_TABLE_)
754 mtctr r0
755 sub r11,r3,r11
756 addi r3,r3,-4
7571: lwzu r0,4(r3)
Joakim Tjernlund4f2fdac2009-10-08 02:03:51 +0200758 cmpwi r0,0
759 beq- 2f
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500760 add r0,r0,r11
761 stw r0,0(r3)
Joakim Tjernlund4f2fdac2009-10-08 02:03:51 +02007622: bdnz 1b
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500763
764 /*
765 * Now adjust the fixups and the pointers to the fixups
766 * in case we need to move ourselves again.
767 */
Joakim Tjernlund4f2fdac2009-10-08 02:03:51 +0200768 li r0,__fixup_entries@sectoff@l
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500769 lwz r3,GOT(_FIXUP_TABLE_)
770 cmpwi r0,0
771 mtctr r0
772 addi r3,r3,-4
773 beq 4f
7743: lwzu r4,4(r3)
775 lwzux r0,r4,r11
Joakim Tjernlundc61b25a2010-10-14 11:51:44 +0200776 cmpwi r0,0
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500777 add r0,r0,r11
Joakim Tjernlund401b5922010-11-04 19:02:00 +0100778 stw r4,0(r3)
Joakim Tjernlundc61b25a2010-10-14 11:51:44 +0200779 beq- 5f
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500780 stw r0,0(r4)
Joakim Tjernlundc61b25a2010-10-14 11:51:44 +02007815: bdnz 3b
Jon Loeliger5c8aa972006-04-26 17:58:56 -05007824:
783/* clear_bss: */
784 /*
785 * Now clear BSS segment
786 */
787 lwz r3,GOT(__bss_start)
Simon Glassed70c8f2013-03-14 06:54:53 +0000788 lwz r4,GOT(__bss_end)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500789
790 cmplw 0, r3, r4
791 beq 6f
792
793 li r0, 0
7945:
795 stw r0, 0(r3)
796 addi r3, r3, 4
797 cmplw 0, r3, r4
798 bne 5b
7996:
Haiying Wang237c5ad2006-05-10 09:38:06 -0500800 mr r3, r9 /* Init Date pointer */
801 mr r4, r10 /* Destination Address */
802 bl board_init_r
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500803
804 /* not reached - end relocate_code */
805/*-----------------------------------------------------------------------*/
806
807 /*
808 * Copy exception vector code to low memory
809 *
810 * r3: dest_addr
811 * r7: source address, r8: end address, r9: target address
812 */
813 .globl trap_init
814trap_init:
Joakim Tjernlund3fbaa4d2010-01-19 14:41:56 +0100815 mflr r4 /* save link register */
816 GET_GOT
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500817 lwz r7, GOT(_start)
818 lwz r8, GOT(_end_of_vectors)
819
820 li r9, 0x100 /* reset vector always at 0x100 */
821
822 cmplw 0, r7, r8
823 bgelr /* return if r7>=r8 - just in case */
Jon Loeliger5c8aa972006-04-26 17:58:56 -05008241:
825 lwz r0, 0(r7)
826 stw r0, 0(r9)
827 addi r7, r7, 4
828 addi r9, r9, 4
829 cmplw 0, r7, r8
830 bne 1b
831
832 /*
833 * relocate `hdlr' and `int_return' entries
834 */
835 li r7, .L_MachineCheck - _start + EXC_OFF_SYS_RESET
836 li r8, Alignment - _start + EXC_OFF_SYS_RESET
8372:
838 bl trap_reloc
839 addi r7, r7, 0x100 /* next exception vector */
840 cmplw 0, r7, r8
841 blt 2b
842
843 li r7, .L_Alignment - _start + EXC_OFF_SYS_RESET
844 bl trap_reloc
845
846 li r7, .L_ProgramCheck - _start + EXC_OFF_SYS_RESET
847 bl trap_reloc
848
849 li r7, .L_FPUnavailable - _start + EXC_OFF_SYS_RESET
850 li r8, SystemCall - _start + EXC_OFF_SYS_RESET
8513:
852 bl trap_reloc
853 addi r7, r7, 0x100 /* next exception vector */
854 cmplw 0, r7, r8
855 blt 3b
856
857 li r7, .L_SingleStep - _start + EXC_OFF_SYS_RESET
858 li r8, _end_of_vectors - _start + EXC_OFF_SYS_RESET
8594:
860 bl trap_reloc
861 addi r7, r7, 0x100 /* next exception vector */
862 cmplw 0, r7, r8
863 blt 4b
864
865 /* enable execptions from RAM vectors */
866 mfmsr r7
867 li r8,MSR_IP
868 andc r7,r7,r8
Jon Loeliger11c99582007-08-02 14:42:20 -0500869 ori r7,r7,MSR_ME /* Enable Machine Check */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500870 mtmsr r7
871
872 mtlr r4 /* restore link register */
873 blr
874
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500875.globl enable_ext_addr
876enable_ext_addr:
877 mfspr r0, HID0
Wolfgang Denkd46f6e72006-10-24 15:32:57 +0200878 lis r0, (HID0_HIGH_BAT_EN | HID0_XBSEN | HID0_XAEN)@h
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500879 ori r0, r0, (HID0_HIGH_BAT_EN | HID0_XBSEN | HID0_XAEN)@l
Wolfgang Denkd46f6e72006-10-24 15:32:57 +0200880 mtspr HID0, r0
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500881 sync
882 isync
883 blr
884
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200885#if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500886.globl setup_ccsrbar
Jon Loeligera1295442006-08-22 12:06:18 -0500887setup_ccsrbar:
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500888 /* Special sequence needed to update CCSRBAR itself */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200889 lis r4, CONFIG_SYS_CCSRBAR_DEFAULT@h
890 ori r4, r4, CONFIG_SYS_CCSRBAR_DEFAULT@l
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500891
Becky Bruce0bd25092008-11-06 17:37:35 -0600892 lis r5, CONFIG_SYS_CCSRBAR_PHYS_LOW@h
893 ori r5, r5, CONFIG_SYS_CCSRBAR_PHYS_LOW@l
894 srwi r5,r5,12
895 li r6, CONFIG_SYS_CCSRBAR_PHYS_HIGH@l
896 rlwimi r5,r6,20,8,11
897 stw r5, 0(r4) /* Store physical value of CCSR */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500898 isync
899
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200900 lis r5, CONFIG_SYS_TEXT_BASE@h
901 ori r5,r5,CONFIG_SYS_TEXT_BASE@l
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500902 lwz r5, 0(r5)
903 isync
904
Becky Bruce0bd25092008-11-06 17:37:35 -0600905 /* Use VA of CCSR to do read */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200906 lis r3, CONFIG_SYS_CCSRBAR@h
907 lwz r5, CONFIG_SYS_CCSRBAR@l(r3)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500908 isync
Jon Loeligera1295442006-08-22 12:06:18 -0500909
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500910 blr
911#endif
Jon Loeligera1295442006-08-22 12:06:18 -0500912
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200913#ifdef CONFIG_SYS_INIT_RAM_LOCK
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500914lock_ram_in_cache:
915 /* Allocate Initial RAM in data cache.
916 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200917 lis r3, (CONFIG_SYS_INIT_RAM_ADDR & ~31)@h
918 ori r3, r3, (CONFIG_SYS_INIT_RAM_ADDR & ~31)@l
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200919 li r4, ((CONFIG_SYS_INIT_RAM_SIZE & ~31) + \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200920 (CONFIG_SYS_INIT_RAM_ADDR & 31) + 31) / 32
Nick Spencee4bfc8b2008-08-28 14:09:15 -0700921 mtctr r4
Jon Loeliger5c8aa972006-04-26 17:58:56 -05009221:
923 dcbz r0, r3
924 addi r3, r3, 32
925 bdnz 1b
926#if 1
927/* Lock the data cache */
928 mfspr r0, HID0
929 ori r0, r0, 0x1000
930 sync
931 mtspr HID0, r0
932 sync
933 blr
934#endif
935#if 0
936 /* Lock the first way of the data cache */
937 mfspr r0, LDSTCR
938 ori r0, r0, 0x0080
939#if defined(CONFIG_ALTIVEC)
940 dssall
941#endif
942 sync
943 mtspr LDSTCR, r0
944 sync
945 isync
946 blr
947#endif
Jon Loeligera1295442006-08-22 12:06:18 -0500948
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500949.globl unlock_ram_in_cache
950unlock_ram_in_cache:
951 /* invalidate the INIT_RAM section */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200952 lis r3, (CONFIG_SYS_INIT_RAM_ADDR & ~31)@h
953 ori r3, r3, (CONFIG_SYS_INIT_RAM_ADDR & ~31)@l
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200954 li r4, ((CONFIG_SYS_INIT_RAM_SIZE & ~31) + \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200955 (CONFIG_SYS_INIT_RAM_ADDR & 31) + 31) / 32
Nick Spencee4bfc8b2008-08-28 14:09:15 -0700956 mtctr r4
Jon Loeliger5c8aa972006-04-26 17:58:56 -05009571: icbi r0, r3
958 addi r3, r3, 32
959 bdnz 1b
Wolfgang Denkd46f6e72006-10-24 15:32:57 +0200960 sync /* Wait for all icbi to complete on bus */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500961 isync
962#if 1
963/* Unlock the data cache and invalidate it */
Wolfgang Denkd46f6e72006-10-24 15:32:57 +0200964 mfspr r0, HID0
965 li r3,0x1000
966 andc r0,r0,r3
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500967 li r3,0x0400
968 or r0,r0,r3
969 sync
Wolfgang Denkd46f6e72006-10-24 15:32:57 +0200970 mtspr HID0, r0
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500971 sync
972 blr
973#endif
Jon Loeligera1295442006-08-22 12:06:18 -0500974#if 0
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500975 /* Unlock the first way of the data cache */
Wolfgang Denkd46f6e72006-10-24 15:32:57 +0200976 mfspr r0, LDSTCR
977 li r3,0x0080
978 andc r0,r0,r3
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500979#ifdef CONFIG_ALTIVEC
980 dssall
981#endif
982 sync
Wolfgang Denkd46f6e72006-10-24 15:32:57 +0200983 mtspr LDSTCR, r0
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500984 sync
985 isync
986 li r3,0x0400
987 or r0,r0,r3
988 sync
Wolfgang Denkd46f6e72006-10-24 15:32:57 +0200989 mtspr HID0, r0
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500990 sync
991 blr
992#endif
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500993#endif