blob: e3d75e549a6da098d580348eb8ca929728fa7e37 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Vanessa Maegima27142c32017-05-08 13:17:28 -03002/*
3 * Copyright (C) 2017 NXP Semiconductors
Vanessa Maegima27142c32017-05-08 13:17:28 -03004 */
5
6#include <asm/arch/clock.h>
7#include <asm/arch/crm_regs.h>
8#include <asm/arch/imx-regs.h>
9#include <asm/arch/mx7-pins.h>
10#include <asm/arch/sys_proto.h>
11#include <asm/gpio.h>
Stefano Babic33731bc2017-06-29 10:16:06 +020012#include <asm/mach-imx/iomux-v3.h>
13#include <asm/mach-imx/mxc_i2c.h>
Vanessa Maegima27142c32017-05-08 13:17:28 -030014#include <asm/io.h>
15#include <common.h>
Vanessa Maegima27142c32017-05-08 13:17:28 -030016#include <i2c.h>
17#include <miiphy.h>
Vanessa Maegima27142c32017-05-08 13:17:28 -030018#include <netdev.h>
19#include <usb.h>
20#include <power/pmic.h>
21#include <power/pfuze3000_pmic.h>
22#include "../../freescale/common/pfuze.h"
23
24DECLARE_GLOBAL_DATA_PTR;
25
26#define UART_PAD_CTRL (PAD_CTL_DSE_3P3V_49OHM | \
27 PAD_CTL_PUS_PU100KOHM | PAD_CTL_HYS)
28
Vanessa Maegima27142c32017-05-08 13:17:28 -030029#define ENET_PAD_CTRL (PAD_CTL_PUS_PU100KOHM | PAD_CTL_DSE_3P3V_49OHM)
30#define ENET_PAD_CTRL_MII (PAD_CTL_DSE_3P3V_32OHM)
31
32#define ENET_RX_PAD_CTRL (PAD_CTL_PUS_PU100KOHM | PAD_CTL_DSE_3P3V_49OHM)
33
34#define I2C_PAD_CTRL (PAD_CTL_DSE_3P3V_32OHM | PAD_CTL_SRE_SLOW | \
35 PAD_CTL_HYS | PAD_CTL_PUE | PAD_CTL_PUS_PU100KOHM)
36
Fabio Estevamfb3532d2018-12-11 16:40:38 -020037
38#define LCD_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_PUS_PU100KOHM | \
39 PAD_CTL_DSE_3P3V_49OHM)
40
41#define LCD_SYNC_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_PUS_PU100KOHM | \
42 PAD_CTL_DSE_3P3V_196OHM)
43
Vanessa Maegima27142c32017-05-08 13:17:28 -030044#ifdef CONFIG_SYS_I2C_MXC
45#define PC MUX_PAD_CTRL(I2C_PAD_CTRL)
Fabio Estevamfb3532d2018-12-11 16:40:38 -020046
Vanessa Maegima27142c32017-05-08 13:17:28 -030047/* I2C4 for PMIC */
48static struct i2c_pads_info i2c_pad_info4 = {
49 .scl = {
50 .i2c_mode = MX7D_PAD_SAI1_RX_SYNC__I2C4_SCL | PC,
51 .gpio_mode = MX7D_PAD_SAI1_RX_SYNC__GPIO6_IO16 | PC,
52 .gp = IMX_GPIO_NR(6, 16),
53 },
54 .sda = {
55 .i2c_mode = MX7D_PAD_SAI1_RX_BCLK__I2C4_SDA | PC,
56 .gpio_mode = MX7D_PAD_SAI1_RX_BCLK__GPIO6_IO17 | PC,
57 .gp = IMX_GPIO_NR(6, 17),
58 },
59};
60#endif
61
62int dram_init(void)
63{
Fabio Estevam6ed39812018-06-29 15:19:11 -030064 gd->ram_size = imx_ddr_size();
Vanessa Maegima27142c32017-05-08 13:17:28 -030065
Jun Niefeb13442019-05-08 14:38:32 +080066 /* Subtract the defined OPTEE runtime firmware length */
67#ifdef CONFIG_OPTEE_TZDRAM_SIZE
68 gd->ram_size -= CONFIG_OPTEE_TZDRAM_SIZE;
69#endif
70
Vanessa Maegima27142c32017-05-08 13:17:28 -030071 return 0;
72}
73
74#ifdef CONFIG_POWER
75#define I2C_PMIC 3
76int power_init_board(void)
77{
78 struct pmic *p;
79 int ret;
80 unsigned int reg, rev_id;
81
82 ret = power_pfuze3000_init(I2C_PMIC);
83 if (ret)
84 return ret;
85
86 p = pmic_get("PFUZE3000");
87 ret = pmic_probe(p);
Jun Nie8600eef2019-05-08 14:38:36 +080088 if (ret) {
89 printf("Warning: Cannot find PMIC PFUZE3000\n");
90 printf("\tPower consumption is not optimized.\n");
91 return 0;
92 }
Vanessa Maegima27142c32017-05-08 13:17:28 -030093
94 pmic_reg_read(p, PFUZE3000_DEVICEID, &reg);
95 pmic_reg_read(p, PFUZE3000_REVID, &rev_id);
96 printf("PMIC: PFUZE3000 DEV_ID=0x%x REV_ID=0x%x\n", reg, rev_id);
97
98 /* disable Low Power Mode during standby mode */
99 pmic_reg_read(p, PFUZE3000_LDOGCTL, &reg);
100 reg |= 0x1;
101 pmic_reg_write(p, PFUZE3000_LDOGCTL, reg);
102
103 /* SW1A/1B mode set to APS/APS */
104 reg = 0x8;
105 pmic_reg_write(p, PFUZE3000_SW1AMODE, reg);
106 pmic_reg_write(p, PFUZE3000_SW1BMODE, reg);
107
108 /* SW1A/1B standby voltage set to 1.025V */
109 reg = 0xd;
110 pmic_reg_write(p, PFUZE3000_SW1ASTBY, reg);
111 pmic_reg_write(p, PFUZE3000_SW1BSTBY, reg);
112
113 /* decrease SW1B normal voltage to 0.975V */
114 pmic_reg_read(p, PFUZE3000_SW1BVOLT, &reg);
115 reg &= ~0x1f;
116 reg |= PFUZE3000_SW1AB_SETP(975);
117 pmic_reg_write(p, PFUZE3000_SW1BVOLT, reg);
118
119 return 0;
120}
121#endif
122
123static iomux_v3_cfg_t const wdog_pads[] = {
124 MX7D_PAD_GPIO1_IO00__WDOG1_WDOG_B | MUX_PAD_CTRL(NO_PAD_CTRL),
125};
126
127static iomux_v3_cfg_t const uart5_pads[] = {
128 MX7D_PAD_I2C4_SCL__UART5_DCE_RX | MUX_PAD_CTRL(UART_PAD_CTRL),
129 MX7D_PAD_I2C4_SDA__UART5_DCE_TX | MUX_PAD_CTRL(UART_PAD_CTRL),
130};
131
Vanessa Maegima27142c32017-05-08 13:17:28 -0300132#ifdef CONFIG_FEC_MXC
133static iomux_v3_cfg_t const fec1_pads[] = {
134 MX7D_PAD_SD2_CD_B__ENET1_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL_MII),
135 MX7D_PAD_SD2_WP__ENET1_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL_MII),
136 MX7D_PAD_ENET1_RGMII_TXC__ENET1_RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
137 MX7D_PAD_ENET1_RGMII_TD0__ENET1_RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
138 MX7D_PAD_ENET1_RGMII_TD1__ENET1_RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
139 MX7D_PAD_ENET1_RGMII_TD2__ENET1_RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
140 MX7D_PAD_ENET1_RGMII_TD3__ENET1_RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
141 MX7D_PAD_ENET1_RGMII_TX_CTL__ENET1_RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
142 MX7D_PAD_ENET1_RGMII_RXC__ENET1_RGMII_RXC | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
143 MX7D_PAD_ENET1_RGMII_RD0__ENET1_RGMII_RD0 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
144 MX7D_PAD_ENET1_RGMII_RD1__ENET1_RGMII_RD1 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
145 MX7D_PAD_ENET1_RGMII_RD2__ENET1_RGMII_RD2 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
146 MX7D_PAD_ENET1_RGMII_RD3__ENET1_RGMII_RD3 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
147 MX7D_PAD_ENET1_RGMII_RX_CTL__ENET1_RGMII_RX_CTL | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
148 MX7D_PAD_SD3_STROBE__GPIO6_IO10 | MUX_PAD_CTRL(NO_PAD_CTRL),
149 MX7D_PAD_SD3_RESET_B__GPIO6_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL),
150};
151
152#define FEC1_RST_GPIO IMX_GPIO_NR(6, 11)
153
154static void setup_iomux_fec(void)
155{
156 imx_iomux_v3_setup_multiple_pads(fec1_pads, ARRAY_SIZE(fec1_pads));
Joris Offouga0dc6a40e2019-04-04 14:00:54 +0200157 gpio_request(FEC1_RST_GPIO, "phy_rst");
Vanessa Maegima27142c32017-05-08 13:17:28 -0300158 gpio_direction_output(FEC1_RST_GPIO, 0);
159 udelay(500);
160 gpio_set_value(FEC1_RST_GPIO, 1);
161}
162
163int board_eth_init(bd_t *bis)
164{
165 setup_iomux_fec();
166
167 return fecmxc_initialize_multi(bis, 0,
168 CONFIG_FEC_MXC_PHYADDR, IMX_FEC_BASE);
169}
170
171static int setup_fec(void)
172{
173 struct iomuxc_gpr_base_regs *const iomuxc_gpr_regs
174 = (struct iomuxc_gpr_base_regs *)IOMUXC_GPR_BASE_ADDR;
175
176 /* Use 125M anatop REF_CLK1 for ENET1, clear gpr1[13], gpr1[17] */
177 clrsetbits_le32(&iomuxc_gpr_regs->gpr[1],
178 (IOMUXC_GPR_GPR1_GPR_ENET1_TX_CLK_SEL_MASK |
179 IOMUXC_GPR_GPR1_GPR_ENET1_CLK_DIR_MASK), 0);
180
Eric Nelsoneadd7322017-08-31 08:34:23 -0700181 return set_clk_enet(ENET_125MHZ);
Vanessa Maegima27142c32017-05-08 13:17:28 -0300182}
183
184int board_phy_config(struct phy_device *phydev)
185{
186 unsigned short val;
187
188 /* To enable AR8035 ouput a 125MHz clk from CLK_25M */
189 phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7);
190 phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x8016);
191 phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4007);
192
193 val = phy_read(phydev, MDIO_DEVAD_NONE, 0xe);
194 val &= 0xffe7;
195 val |= 0x18;
196 phy_write(phydev, MDIO_DEVAD_NONE, 0xe, val);
197
198 /* introduce tx clock delay */
199 phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x5);
200 val = phy_read(phydev, MDIO_DEVAD_NONE, 0x1e);
201 val |= 0x0100;
202 phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, val);
203
204 if (phydev->drv->config)
205 phydev->drv->config(phydev);
206
207 return 0;
208}
209#endif
210
211static void setup_iomux_uart(void)
212{
213 imx_iomux_v3_setup_multiple_pads(uart5_pads, ARRAY_SIZE(uart5_pads));
214}
215
Vanessa Maegima27142c32017-05-08 13:17:28 -0300216int board_early_init_f(void)
217{
218 setup_iomux_uart();
219
220#ifdef CONFIG_SYS_I2C_MXC
221 setup_i2c(3, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info4);
222#endif
223
224 return 0;
225}
226
Fabio Estevamfb3532d2018-12-11 16:40:38 -0200227#ifdef CONFIG_VIDEO_MXS
228static iomux_v3_cfg_t const lcd_pads[] = {
229 MX7D_PAD_LCD_CLK__LCD_CLK | MUX_PAD_CTRL(LCD_PAD_CTRL),
230 MX7D_PAD_LCD_ENABLE__LCD_ENABLE | MUX_PAD_CTRL(LCD_SYNC_PAD_CTRL),
231 MX7D_PAD_LCD_HSYNC__LCD_HSYNC | MUX_PAD_CTRL(LCD_SYNC_PAD_CTRL),
232 MX7D_PAD_LCD_VSYNC__LCD_VSYNC | MUX_PAD_CTRL(LCD_SYNC_PAD_CTRL),
233 MX7D_PAD_LCD_DATA00__LCD_DATA0 | MUX_PAD_CTRL(LCD_PAD_CTRL),
234 MX7D_PAD_LCD_DATA01__LCD_DATA1 | MUX_PAD_CTRL(LCD_PAD_CTRL),
235 MX7D_PAD_LCD_DATA02__LCD_DATA2 | MUX_PAD_CTRL(LCD_PAD_CTRL),
236 MX7D_PAD_LCD_DATA03__LCD_DATA3 | MUX_PAD_CTRL(LCD_PAD_CTRL),
237 MX7D_PAD_LCD_DATA04__LCD_DATA4 | MUX_PAD_CTRL(LCD_PAD_CTRL),
238 MX7D_PAD_LCD_DATA05__LCD_DATA5 | MUX_PAD_CTRL(LCD_PAD_CTRL),
239 MX7D_PAD_LCD_DATA06__LCD_DATA6 | MUX_PAD_CTRL(LCD_PAD_CTRL),
240 MX7D_PAD_LCD_DATA07__LCD_DATA7 | MUX_PAD_CTRL(LCD_PAD_CTRL),
241 MX7D_PAD_LCD_DATA08__LCD_DATA8 | MUX_PAD_CTRL(LCD_PAD_CTRL),
242 MX7D_PAD_LCD_DATA09__LCD_DATA9 | MUX_PAD_CTRL(LCD_PAD_CTRL),
243 MX7D_PAD_LCD_DATA10__LCD_DATA10 | MUX_PAD_CTRL(LCD_PAD_CTRL),
244 MX7D_PAD_LCD_DATA11__LCD_DATA11 | MUX_PAD_CTRL(LCD_PAD_CTRL),
245 MX7D_PAD_LCD_DATA12__LCD_DATA12 | MUX_PAD_CTRL(LCD_PAD_CTRL),
246 MX7D_PAD_LCD_DATA13__LCD_DATA13 | MUX_PAD_CTRL(LCD_PAD_CTRL),
247 MX7D_PAD_LCD_DATA14__LCD_DATA14 | MUX_PAD_CTRL(LCD_PAD_CTRL),
248 MX7D_PAD_LCD_DATA15__LCD_DATA15 | MUX_PAD_CTRL(LCD_PAD_CTRL),
249 MX7D_PAD_LCD_DATA16__LCD_DATA16 | MUX_PAD_CTRL(LCD_PAD_CTRL),
250 MX7D_PAD_LCD_DATA17__LCD_DATA17 | MUX_PAD_CTRL(LCD_PAD_CTRL),
251 MX7D_PAD_LCD_DATA18__LCD_DATA18 | MUX_PAD_CTRL(LCD_PAD_CTRL),
252 MX7D_PAD_LCD_DATA19__LCD_DATA19 | MUX_PAD_CTRL(LCD_PAD_CTRL),
253 MX7D_PAD_LCD_DATA20__LCD_DATA20 | MUX_PAD_CTRL(LCD_PAD_CTRL),
254 MX7D_PAD_LCD_DATA21__LCD_DATA21 | MUX_PAD_CTRL(LCD_PAD_CTRL),
255 MX7D_PAD_LCD_DATA22__LCD_DATA22 | MUX_PAD_CTRL(LCD_PAD_CTRL),
256 MX7D_PAD_LCD_DATA23__LCD_DATA23 | MUX_PAD_CTRL(LCD_PAD_CTRL),
257 MX7D_PAD_GPIO1_IO06__GPIO1_IO6 | MUX_PAD_CTRL(LCD_PAD_CTRL),
258 MX7D_PAD_GPIO1_IO11__GPIO1_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL),
259};
260
261void setup_lcd(void)
262{
263 imx_iomux_v3_setup_multiple_pads(lcd_pads, ARRAY_SIZE(lcd_pads));
Joris Offouga0dc6a40e2019-04-04 14:00:54 +0200264 gpio_request(IMX_GPIO_NR(1, 11), "lcd_brightness");
265 gpio_request(IMX_GPIO_NR(1, 6), "lcd_enable");
Fabio Estevamfb3532d2018-12-11 16:40:38 -0200266 /* Set Brightness to high */
267 gpio_direction_output(IMX_GPIO_NR(1, 11) , 1);
268 /* Set LCD enable to high */
269 gpio_direction_output(IMX_GPIO_NR(1, 6) , 1);
270}
271#endif
272
Vanessa Maegima27142c32017-05-08 13:17:28 -0300273int board_init(void)
274{
275 /* address of boot parameters */
276 gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
277
Fabio Estevamfb3532d2018-12-11 16:40:38 -0200278#ifdef CONFIG_VIDEO_MXS
279 setup_lcd();
280#endif
Vanessa Maegima27142c32017-05-08 13:17:28 -0300281#ifdef CONFIG_FEC_MXC
282 setup_fec();
283#endif
284
285 return 0;
286}
287
288int board_late_init(void)
289{
290 struct wdog_regs *wdog = (struct wdog_regs *)WDOG1_BASE_ADDR;
291
292 imx_iomux_v3_setup_multiple_pads(wdog_pads, ARRAY_SIZE(wdog_pads));
293
294 set_wdog_reset(wdog);
295
296 /*
297 * Do not assert internal WDOG_RESET_B_DEB(controlled by bit 4),
298 * since we use PMIC_PWRON to reset the board.
299 */
300 clrsetbits_le16(&wdog->wcr, 0, 0x10);
301
302 return 0;
303}
304
305int checkboard(void)
306{
307 puts("Board: i.MX7D PICOSOM\n");
308
309 return 0;
310}
311
Fabio Estevam7d8a02a2018-09-28 11:22:39 -0300312static iomux_v3_cfg_t const usb_otg2_pads[] = {
313 MX7D_PAD_UART3_CTS_B__USB_OTG2_PWR | MUX_PAD_CTRL(NO_PAD_CTRL),
314};
315
316int board_ehci_hcd_init(int port)
317{
318 switch (port) {
319 case 0:
320 break;
321 case 1:
322 imx_iomux_v3_setup_multiple_pads(usb_otg2_pads,
323 ARRAY_SIZE(usb_otg2_pads));
324 break;
325 default:
326 return -EINVAL;
327 }
328 return 0;
329}
330
Vanessa Maegima27142c32017-05-08 13:17:28 -0300331int board_usb_phy_mode(int port)
332{
Fabio Estevam7d8a02a2018-09-28 11:22:39 -0300333 switch (port) {
334 case 0:
335 return USB_INIT_DEVICE;
336 case 1:
337 return USB_INIT_HOST;
338 default:
339 return -EINVAL;
340 }
341 return 0;
Vanessa Maegima27142c32017-05-08 13:17:28 -0300342}