blob: 4da64890b350ad8f0ade645760965f753d2fe0a8 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Bo Shen58258bd2014-11-10 15:46:22 +08002/*
3 * Copyright (C) 2014 Atmel
4 * Bo Shen <voice.shen@atmel.com>
Bo Shen58258bd2014-11-10 15:46:22 +08005 */
6
7#include <common.h>
8#include <asm/io.h>
9#include <asm/arch/at91_common.h>
Bo Shen58258bd2014-11-10 15:46:22 +080010#include <asm/arch/at91_rstc.h>
Bo Shene47c0072014-12-15 13:24:39 +080011#include <asm/arch/atmel_mpddrc.h>
Bo Shen58258bd2014-11-10 15:46:22 +080012#include <asm/arch/gpio.h>
13#include <asm/arch/clk.h>
14#include <asm/arch/sama5d3_smc.h>
15#include <asm/arch/sama5d4.h>
Wenyou Yang4d8b3212017-04-13 10:31:18 +080016#include <debug_uart.h>
Bo Shen58258bd2014-11-10 15:46:22 +080017
18DECLARE_GLOBAL_DATA_PTR;
19
Eugen Hristevf48c87c2018-09-18 10:35:47 +030020extern void at91_pda_detect(void);
21
Bo Shen58258bd2014-11-10 15:46:22 +080022#ifdef CONFIG_NAND_ATMEL
23static void sama5d4_xplained_nand_hw_init(void)
24{
25 struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
26
27 at91_periph_clk_enable(ATMEL_ID_SMC);
28
29 /* Configure SMC CS3 for NAND */
30 writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(1) |
31 AT91_SMC_SETUP_NRD(1) | AT91_SMC_SETUP_NCS_RD(1),
32 &smc->cs[3].setup);
33 writel(AT91_SMC_PULSE_NWE(2) | AT91_SMC_PULSE_NCS_WR(3) |
34 AT91_SMC_PULSE_NRD(2) | AT91_SMC_PULSE_NCS_RD(3),
35 &smc->cs[3].pulse);
36 writel(AT91_SMC_CYCLE_NWE(5) | AT91_SMC_CYCLE_NRD(5),
37 &smc->cs[3].cycle);
38 writel(AT91_SMC_TIMINGS_TCLR(2) | AT91_SMC_TIMINGS_TADL(7) |
39 AT91_SMC_TIMINGS_TAR(2) | AT91_SMC_TIMINGS_TRR(3) |
40 AT91_SMC_TIMINGS_TWB(7) | AT91_SMC_TIMINGS_RBNSEL(3)|
41 AT91_SMC_TIMINGS_NFSEL(1), &smc->cs[3].timings);
42 writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
43 AT91_SMC_MODE_EXNW_DISABLE |
44 AT91_SMC_MODE_DBW_8 |
45 AT91_SMC_MODE_TDF_CYCLE(3),
46 &smc->cs[3].mode);
47
Wenyou Yang4a92a3e2017-03-23 12:44:36 +080048 at91_pio3_set_a_periph(AT91_PIO_PORTC, 5, 0); /* D0 */
49 at91_pio3_set_a_periph(AT91_PIO_PORTC, 6, 0); /* D1 */
50 at91_pio3_set_a_periph(AT91_PIO_PORTC, 7, 0); /* D2 */
51 at91_pio3_set_a_periph(AT91_PIO_PORTC, 8, 0); /* D3 */
52 at91_pio3_set_a_periph(AT91_PIO_PORTC, 9, 0); /* D4 */
53 at91_pio3_set_a_periph(AT91_PIO_PORTC, 10, 0); /* D5 */
54 at91_pio3_set_a_periph(AT91_PIO_PORTC, 11, 0); /* D6 */
55 at91_pio3_set_a_periph(AT91_PIO_PORTC, 12, 0); /* D7 */
56 at91_pio3_set_a_periph(AT91_PIO_PORTC, 13, 0); /* RE */
57 at91_pio3_set_a_periph(AT91_PIO_PORTC, 14, 0); /* WE */
58 at91_pio3_set_a_periph(AT91_PIO_PORTC, 15, 1); /* NCS */
59 at91_pio3_set_a_periph(AT91_PIO_PORTC, 16, 1); /* RDY */
60 at91_pio3_set_a_periph(AT91_PIO_PORTC, 17, 1); /* ALE */
61 at91_pio3_set_a_periph(AT91_PIO_PORTC, 18, 1); /* CLE */
Bo Shen58258bd2014-11-10 15:46:22 +080062}
63#endif
64
65#ifdef CONFIG_CMD_USB
66static void sama5d4_xplained_usb_hw_init(void)
67{
68 at91_set_pio_output(AT91_PIO_PORTE, 11, 1);
69 at91_set_pio_output(AT91_PIO_PORTE, 14, 1);
70}
71#endif
72
Wenyou Yang426691e2017-09-18 15:26:00 +080073#ifdef CONFIG_BOARD_LATE_INIT
74int board_late_init(void)
Bo Shen58258bd2014-11-10 15:46:22 +080075{
Eugen Hristevf48c87c2018-09-18 10:35:47 +030076 at91_pda_detect();
Wenyou Yang426691e2017-09-18 15:26:00 +080077#ifdef CONFIG_DM_VIDEO
78 at91_video_show_board_info();
Bo Shen58258bd2014-11-10 15:46:22 +080079#endif
Wenyou Yang426691e2017-09-18 15:26:00 +080080 return 0;
Bo Shen58258bd2014-11-10 15:46:22 +080081}
Wenyou Yang426691e2017-09-18 15:26:00 +080082#endif
Bo Shen58258bd2014-11-10 15:46:22 +080083
Wenyou Yang4d8b3212017-04-13 10:31:18 +080084#ifdef CONFIG_DEBUG_UART_BOARD_INIT
Bo Shen58258bd2014-11-10 15:46:22 +080085static void sama5d4_xplained_serial3_hw_init(void)
86{
Wenyou Yang4a92a3e2017-03-23 12:44:36 +080087 at91_pio3_set_b_periph(AT91_PIO_PORTE, 17, 1); /* TXD3 */
88 at91_pio3_set_b_periph(AT91_PIO_PORTE, 16, 0); /* RXD3 */
Bo Shen58258bd2014-11-10 15:46:22 +080089
90 /* Enable clock */
91 at91_periph_clk_enable(ATMEL_ID_USART3);
92}
93
Wenyou Yang4d8b3212017-04-13 10:31:18 +080094void board_debug_uart_init(void)
Bo Shen58258bd2014-11-10 15:46:22 +080095{
Bo Shen58258bd2014-11-10 15:46:22 +080096 sama5d4_xplained_serial3_hw_init();
Wenyou Yang4d8b3212017-04-13 10:31:18 +080097}
98#endif
Bo Shen58258bd2014-11-10 15:46:22 +080099
Wenyou Yang4d8b3212017-04-13 10:31:18 +0800100#ifdef CONFIG_BOARD_EARLY_INIT_F
101int board_early_init_f(void)
102{
103#ifdef CONFIG_DEBUG_UART
104 debug_uart_init();
105#endif
Bo Shen58258bd2014-11-10 15:46:22 +0800106 return 0;
107}
Wenyou Yang4d8b3212017-04-13 10:31:18 +0800108#endif
Bo Shen58258bd2014-11-10 15:46:22 +0800109
Wenyou Yang16b26b02017-09-01 16:26:18 +0800110#define AT24MAC_MAC_OFFSET 0x9a
111
112#ifdef CONFIG_MISC_INIT_R
113int misc_init_r(void)
114{
115#ifdef CONFIG_I2C_EEPROM
116 at91_set_ethaddr(AT24MAC_MAC_OFFSET);
117#endif
118 return 0;
119}
120#endif
121
Bo Shen58258bd2014-11-10 15:46:22 +0800122int board_init(void)
123{
124 /* adress of boot parameters */
125 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
126
Bo Shen58258bd2014-11-10 15:46:22 +0800127#ifdef CONFIG_NAND_ATMEL
128 sama5d4_xplained_nand_hw_init();
129#endif
Bo Shen58258bd2014-11-10 15:46:22 +0800130#ifdef CONFIG_CMD_USB
131 sama5d4_xplained_usb_hw_init();
132#endif
133
134 return 0;
135}
136
137int dram_init(void)
138{
139 gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
140 CONFIG_SYS_SDRAM_SIZE);
141 return 0;
142}
143
Bo Shene47c0072014-12-15 13:24:39 +0800144/* SPL */
145#ifdef CONFIG_SPL_BUILD
146void spl_board_init(void)
147{
Wenyou Yange035ea72017-09-14 11:07:44 +0800148#if CONFIG_NAND_BOOT
Bo Shene47c0072014-12-15 13:24:39 +0800149 sama5d4_xplained_nand_hw_init();
Bo Shene47c0072014-12-15 13:24:39 +0800150#endif
151}
152
Wenyou Yangaa0a58d2016-02-01 18:12:15 +0800153static void ddr2_conf(struct atmel_mpddrc_config *ddr2)
Bo Shene47c0072014-12-15 13:24:39 +0800154{
155 ddr2->md = (ATMEL_MPDDRC_MD_DBW_32_BITS | ATMEL_MPDDRC_MD_DDR2_SDRAM);
156
157 ddr2->cr = (ATMEL_MPDDRC_CR_NC_COL_10 |
158 ATMEL_MPDDRC_CR_NR_ROW_14 |
159 ATMEL_MPDDRC_CR_CAS_DDR_CAS3 |
160 ATMEL_MPDDRC_CR_NB_8BANKS |
161 ATMEL_MPDDRC_CR_NDQS_DISABLED |
162 ATMEL_MPDDRC_CR_DECOD_INTERLEAVED |
163 ATMEL_MPDDRC_CR_UNAL_SUPPORTED);
164
165 ddr2->rtr = 0x2b0;
166
167 ddr2->tpr0 = (8 << ATMEL_MPDDRC_TPR0_TRAS_OFFSET |
168 3 << ATMEL_MPDDRC_TPR0_TRCD_OFFSET |
169 3 << ATMEL_MPDDRC_TPR0_TWR_OFFSET |
170 10 << ATMEL_MPDDRC_TPR0_TRC_OFFSET |
171 3 << ATMEL_MPDDRC_TPR0_TRP_OFFSET |
172 2 << ATMEL_MPDDRC_TPR0_TRRD_OFFSET |
173 2 << ATMEL_MPDDRC_TPR0_TWTR_OFFSET |
174 2 << ATMEL_MPDDRC_TPR0_TMRD_OFFSET);
175
176 ddr2->tpr1 = (2 << ATMEL_MPDDRC_TPR1_TXP_OFFSET |
177 200 << ATMEL_MPDDRC_TPR1_TXSRD_OFFSET |
178 25 << ATMEL_MPDDRC_TPR1_TXSNR_OFFSET |
179 23 << ATMEL_MPDDRC_TPR1_TRFC_OFFSET);
180
181 ddr2->tpr2 = (7 << ATMEL_MPDDRC_TPR2_TFAW_OFFSET |
182 2 << ATMEL_MPDDRC_TPR2_TRTP_OFFSET |
183 3 << ATMEL_MPDDRC_TPR2_TRPA_OFFSET |
184 2 << ATMEL_MPDDRC_TPR2_TXARDS_OFFSET |
185 8 << ATMEL_MPDDRC_TPR2_TXARD_OFFSET);
186}
187
188void mem_init(void)
189{
Wenyou Yangaa0a58d2016-02-01 18:12:15 +0800190 struct atmel_mpddrc_config ddr2;
Bo Shene47c0072014-12-15 13:24:39 +0800191
192 ddr2_conf(&ddr2);
193
Wenyou Yang78f89762016-02-03 10:16:50 +0800194 /* Enable MPDDR clock */
Bo Shene47c0072014-12-15 13:24:39 +0800195 at91_periph_clk_enable(ATMEL_ID_MPDDRC);
Wenyou Yang78f89762016-02-03 10:16:50 +0800196 at91_system_clk_enable(AT91_PMC_DDR);
Bo Shene47c0072014-12-15 13:24:39 +0800197
198 /* DDRAM2 Controller initialize */
Erik van Luijk59d780a2015-08-13 15:43:18 +0200199 ddr2_init(ATMEL_BASE_MPDDRC, ATMEL_BASE_DDRCS, &ddr2);
Bo Shene47c0072014-12-15 13:24:39 +0800200}
201
202void at91_pmc_init(void)
203{
Bo Shene47c0072014-12-15 13:24:39 +0800204 u32 tmp;
205
206 tmp = AT91_PMC_PLLAR_29 |
207 AT91_PMC_PLLXR_PLLCOUNT(0x3f) |
208 AT91_PMC_PLLXR_MUL(87) |
209 AT91_PMC_PLLXR_DIV(1);
210 at91_plla_init(tmp);
211
Wenyou Yang5265b1e2016-02-02 12:46:14 +0800212 at91_pllicpr_init(AT91_PMC_IPLL_PLLA(0x0));
Bo Shene47c0072014-12-15 13:24:39 +0800213
214 tmp = AT91_PMC_MCKR_H32MXDIV |
215 AT91_PMC_MCKR_PLLADIV_2 |
216 AT91_PMC_MCKR_MDIV_3 |
217 AT91_PMC_MCKR_CSS_PLLA;
218 at91_mck_init(tmp);
219}
220#endif