blob: 54a1a2546fbebfa1df34a37f8c1474430fda2b8c [file] [log] [blame]
Matthias Fuchse139c0a2007-12-28 17:07:24 +01001/*
Matthias Fuchsb8b5bb72008-10-28 13:36:58 +01002 * (C) Copyright 2007-2008
Matthias Fuchse139c0a2007-12-28 17:07:24 +01003 * Matthias Fuchs, esd gmbh, matthias.fuchs@esd-electronics.com.
4 * Based on the sequoia configuration file.
5 *
6 * (C) Copyright 2006-2007
7 * Stefan Roese, DENX Software Engineering, sr@denx.de.
8 *
9 * (C) Copyright 2006
10 * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com
11 * Alain Saurel, AMCC/IBM, alain.saurel@fr.ibm.com
12 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +020013 * SPDX-License-Identifier: GPL-2.0+
Matthias Fuchse139c0a2007-12-28 17:07:24 +010014 */
15
16/************************************************************************
17 * PMC440.h - configuration for esd PMC440 boards
18 ***********************************************************************/
19#ifndef __CONFIG_H
20#define __CONFIG_H
21
22/*-----------------------------------------------------------------------
23 * High Level Configuration Options
24 *----------------------------------------------------------------------*/
25#define CONFIG_440EPX 1 /* Specific PPC440EPx */
26#define CONFIG_440 1 /* ... PPC440 family */
Matthias Fuchse139c0a2007-12-28 17:07:24 +010027
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020028#ifndef CONFIG_SYS_TEXT_BASE
29#define CONFIG_SYS_TEXT_BASE 0xFFF90000
30#endif
31
Matthias Fuchse139c0a2007-12-28 17:07:24 +010032#define CONFIG_SYS_CLK_FREQ 33333400
33
Matthias Fuchs333b27b2008-01-11 14:55:16 +010034#if 0 /* temporary disabled because OS/9 does not like dcache on startup */
Matthias Fuchse139c0a2007-12-28 17:07:24 +010035#define CONFIG_4xx_DCACHE /* enable dcache */
Matthias Fuchs333b27b2008-01-11 14:55:16 +010036#endif
Matthias Fuchse139c0a2007-12-28 17:07:24 +010037
Matthias Fuchsb8b5bb72008-10-28 13:36:58 +010038#define CONFIG_MISC_INIT_F 1
Matthias Fuchse139c0a2007-12-28 17:07:24 +010039#define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
40#define CONFIG_BOARD_TYPES 1 /* support board types */
41/*-----------------------------------------------------------------------
42 * Base addresses -- Note these are effective addresses where the
43 * actual resources get mapped (not physical addresses)
44 *----------------------------------------------------------------------*/
Wolfgang Denk0708bc62010-10-07 21:51:12 +020045#define CONFIG_SYS_MONITOR_LEN (~(CONFIG_SYS_TEXT_BASE) + 1)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020046#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserve 256 kB for malloc() */
Matthias Fuchse139c0a2007-12-28 17:07:24 +010047
48#define CONFIG_PRAM 0 /* use pram variable to overwrite */
49
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020050#define CONFIG_SYS_BOOT_BASE_ADDR 0xf0000000
51#define CONFIG_SYS_SDRAM_BASE 0x00000000 /* _must_ be 0 */
52#define CONFIG_SYS_FLASH_BASE 0xfc000000 /* start of FLASH */
Wolfgang Denk0708bc62010-10-07 21:51:12 +020053#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020054#define CONFIG_SYS_NAND_ADDR 0xd0000000 /* NAND Flash */
55#define CONFIG_SYS_OCM_BASE 0xe0010000 /* ocm */
56#define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_OCM_BASE
57#define CONFIG_SYS_PCI_BASE 0xe0000000 /* Internal PCI regs */
58#define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped pci memory */
59#define CONFIG_SYS_PCI_MEMBASE1 CONFIG_SYS_PCI_MEMBASE + 0x10000000
60#define CONFIG_SYS_PCI_MEMBASE2 CONFIG_SYS_PCI_MEMBASE1 + 0x10000000
61#define CONFIG_SYS_PCI_MEMBASE3 CONFIG_SYS_PCI_MEMBASE2 + 0x10000000
62#define CONFIG_SYS_PCI_MEMSIZE 0x80000000 /* 2GB! */
Matthias Fuchse139c0a2007-12-28 17:07:24 +010063
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020064#define CONFIG_SYS_USB2D0_BASE 0xe0000100
65#define CONFIG_SYS_USB_DEVICE 0xe0000000
66#define CONFIG_SYS_USB_HOST 0xe0000400
67#define CONFIG_SYS_FPGA_BASE0 0xef000000 /* 32 bit */
68#define CONFIG_SYS_FPGA_BASE1 0xef100000 /* 16 bit */
Matthias Fuchsb8b5bb72008-10-28 13:36:58 +010069#define CONFIG_SYS_RESET_BASE 0xef200000
Matthias Fuchse139c0a2007-12-28 17:07:24 +010070
71/*-----------------------------------------------------------------------
72 * Initial RAM & stack pointer
73 *----------------------------------------------------------------------*/
74/* 440EPx/440GRx have 16KB of internal SRAM, so no need for D-Cache */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020075#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_BASE /* OCM */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +020076#define CONFIG_SYS_INIT_RAM_SIZE (4 << 10)
Wolfgang Denk0191e472010-10-26 14:34:52 +020077#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Michael Zaidmanf969a682010-09-20 08:51:53 +020078#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 0x4)
Matthias Fuchse139c0a2007-12-28 17:07:24 +010079
80/*-----------------------------------------------------------------------
81 * Serial Port
82 *----------------------------------------------------------------------*/
Stefan Roese3ddce572010-09-20 16:05:31 +020083#define CONFIG_CONS_INDEX 1 /* Use UART0 */
Stefan Roese3ddce572010-09-20 16:05:31 +020084#define CONFIG_SYS_NS16550_SERIAL
85#define CONFIG_SYS_NS16550_REG_SIZE 1
86#define CONFIG_SYS_NS16550_CLK get_serial_clock()
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020087#undef CONFIG_SYS_EXT_SERIAL_CLOCK
Matthias Fuchse139c0a2007-12-28 17:07:24 +010088
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020089#define CONFIG_SYS_BAUDRATE_TABLE \
Matthias Fuchse139c0a2007-12-28 17:07:24 +010090 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
91
92/*-----------------------------------------------------------------------
93 * Environment
94 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARDe46af642008-09-05 09:19:30 +020095#define CONFIG_ENV_IS_IN_EEPROM 1 /* use FLASH for environment vars */
Matthias Fuchse139c0a2007-12-28 17:07:24 +010096
97/*-----------------------------------------------------------------------
98 * RTC
99 *----------------------------------------------------------------------*/
100#define CONFIG_RTC_RX8025
101
102/*-----------------------------------------------------------------------
103 * FLASH related
104 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200106#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100107
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200108#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100109
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
111#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100112
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
114#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100115
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200116#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
117#define CONFIG_SYS_FLASH_PROTECTION 1 /* use hardware flash protection */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100118
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200119#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
120#define CONFIG_SYS_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100121
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200122#ifdef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200123#define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200124#define CONFIG_ENV_ADDR ((-CONFIG_SYS_MONITOR_LEN)-CONFIG_ENV_SECT_SIZE)
Matthias Fuchsb8b5bb72008-10-28 13:36:58 +0100125#define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100126
127/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200128#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
129#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100130#endif
131
Jean-Christophe PLAGNIOL-VILLARDe46af642008-09-05 09:19:30 +0200132#ifdef CONFIG_ENV_IS_IN_EEPROM
Matthias Fuchs86c9e382014-10-24 12:44:40 +0200133#define CONFIG_I2C_ENV_EEPROM_BUS 0
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200134#define CONFIG_ENV_OFFSET 0 /* environment starts at the beginning of the EEPROM */
135#define CONFIG_ENV_SIZE 0x1000 /* 4096 bytes may be used for env vars */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100136#endif
137
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100138/*-----------------------------------------------------------------------
139 * DDR SDRAM
140 *----------------------------------------------------------------------*/
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100141#define CONFIG_DDR_DATA_EYE /* use DDR2 optimization */
Jean-Christophe PLAGNIOL-VILLARDf88438a2008-12-14 10:29:39 +0100142#define CONFIG_SYS_MEM_TOP_HIDE (4 << 10) /* don't use last 4kbytes */
143 /* 440EPx errata CHIP 11 */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100144
145/*-----------------------------------------------------------------------
146 * I2C
147 *----------------------------------------------------------------------*/
Dirk Eibach42b204f2013-04-25 02:40:01 +0000148#define CONFIG_SYS_I2C
149#define CONFIG_SYS_I2C_PPC4XX
150#define CONFIG_SYS_I2C_PPC4XX_CH0
151#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
152#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
153#define CONFIG_SYS_I2C_PPC4XX_CH1
154#define CONFIG_SYS_I2C_PPC4XX_SPEED_1 400000
155#define CONFIG_SYS_I2C_PPC4XX_SLAVE_1 0x7F
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100156
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200157#define CONFIG_SYS_I2C_EEPROM_ADDR 0x54
158#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
159#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5
160#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
161#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x01
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100162
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200163#define CONFIG_SYS_EEPROM_WREN 1
164#define CONFIG_SYS_I2C_BOOT_EEPROM_ADDR 0x52
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100165
Matthias Fuchsb8b5bb72008-10-28 13:36:58 +0100166#define CONFIG_PREBOOT "echo Add \\\"run fpga\\\" and " \
167 "\\\"painit\\\" to preboot command"
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100168
169#undef CONFIG_BOOTARGS
170
171/* Setup some board specific values for the default environment variables */
172#define CONFIG_HOSTNAME pmc440
Matthias Fuchsb8b5bb72008-10-28 13:36:58 +0100173#define CONFIG_SYS_BOOTFILE "bootfile=/tftpboot/pmc440/uImage\0"
174#define CONFIG_SYS_ROOTPATH "rootpath=/opt/eldk/ppc_4xxFP\0"
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100175
176#define CONFIG_EXTRA_ENV_SETTINGS \
Matthias Fuchsb8b5bb72008-10-28 13:36:58 +0100177 CONFIG_SYS_BOOTFILE \
178 CONFIG_SYS_ROOTPATH \
179 "fdt_file=/tftpboot/pmc440/pmc440.dtb\0" \
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100180 "netdev=eth0\0" \
Matthias Fuchs333b27b2008-01-11 14:55:16 +0100181 "ethrotate=no\0" \
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100182 "nfsargs=setenv bootargs root=/dev/nfs rw " \
183 "nfsroot=${serverip}:${rootpath}\0" \
184 "ramargs=setenv bootargs root=/dev/ram rw\0" \
185 "addip=setenv bootargs ${bootargs} " \
Matthias Fuchsb8b5bb72008-10-28 13:36:58 +0100186 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
187 ":${hostname}:${netdev}:off panic=1\0" \
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100188 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0" \
Matthias Fuchsb8b5bb72008-10-28 13:36:58 +0100189 "addmisc=setenv bootargs ${bootargs} mem=${mem}\0" \
190 "nandargs=setenv bootargs root=/dev/mtdblock6 rootfstype=jffs2 rw\0" \
Matthias Fuchsb8b5bb72008-10-28 13:36:58 +0100191 "nand_boot_fdt=run nandargs addip addtty addmisc;" \
192 "bootm ${kernel_addr} - ${fdt_addr}\0" \
Matthias Fuchsb8b5bb72008-10-28 13:36:58 +0100193 "net_nfs_fdt=tftp ${kernel_addr_r} ${bootfile};" \
194 "tftp ${fdt_addr_r} ${fdt_file};" \
195 "run nfsargs addip addtty addmisc;" \
196 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
197 "kernel_addr=ffc00000\0" \
198 "kernel_addr_r=200000\0" \
199 "fpga_addr=fff00000\0" \
200 "fdt_addr=fff80000\0" \
201 "fdt_addr_r=800000\0" \
202 "fpga=fpga loadb 0 ${fpga_addr}\0" \
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100203 "load=tftp 200000 /tftpboot/pmc440/u-boot.bin\0" \
Matthias Fuchs795b56c2010-07-26 17:17:53 +0200204 "update=protect off fff90000 ffffffff;era fff90000 ffffffff;" \
205 "cp.b 200000 fff90000 70000\0" \
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100206 ""
207
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100208
209#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200210#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100211
Ben Warren3a918a62008-10-27 23:50:15 -0700212#define CONFIG_PPC4xx_EMAC
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100213#define CONFIG_IBM_EMAC4_V4 1
214#define CONFIG_MII 1 /* MII PHY management */
215#define CONFIG_PHY_ADDR 0 /* PHY address, See schematics */
216
217#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
218
219#define CONFIG_HAS_ETH0
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200220#define CONFIG_SYS_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100221
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100222#define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
223#define CONFIG_PHY1_ADDR 1
224#define CONFIG_RESET_PHY_R 1
225
226/* USB */
227#define CONFIG_USB_OHCI_NEW
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200228#define CONFIG_SYS_OHCI_BE_CONTROLLER
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100229
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200230#define CONFIG_SYS_USB_OHCI_BOARD_INIT 1
231#define CONFIG_SYS_USB_OHCI_CPU_INIT 1
232#define CONFIG_SYS_USB_OHCI_REGS_BASE CONFIG_SYS_USB_HOST
233#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ppc440"
234#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100235
236/* Comment this out to enable USB 1.1 device */
237#define USB_2_0_DEVICE
238
239/* Partitions */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100240
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100241#define CONFIG_CMD_NAND
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100242#define CONFIG_CMD_PCI
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100243#define CONFIG_CMD_REGINFO
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100244
245/* POST support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200246#define CONFIG_POST (CONFIG_SYS_POST_MEMORY | \
247 CONFIG_SYS_POST_CPU | \
248 CONFIG_SYS_POST_UART | \
249 CONFIG_SYS_POST_I2C | \
250 CONFIG_SYS_POST_CACHE | \
251 CONFIG_SYS_POST_FPU | \
252 CONFIG_SYS_POST_ETHER | \
253 CONFIG_SYS_POST_SPR)
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100254
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100255#define CONFIG_LOGBUFFER
Matthias Fuchsb8b5bb72008-10-28 13:36:58 +0100256#define CONFIG_SYS_POST_CACHE_ADDR 0x7fff0000 /* free virtual address */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100257
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100258#define CONFIG_SUPPORT_VFAT
259
260/*-----------------------------------------------------------------------
261 * Miscellaneous configurable options
262 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200263#define CONFIG_SYS_LONGHELP /* undef to save memory */
Stefan Roesee2a1242f2008-01-17 07:50:17 +0100264#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200265#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100266#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200267#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100268#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200269#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
270#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
271#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100272
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200273#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
274#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100275
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200276#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
277#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100278
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100279#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100280#define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100281
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100282/*-----------------------------------------------------------------------
283 * PCI stuff
284 *----------------------------------------------------------------------*/
285/* General PCI */
Gabor Juhosb4458732013-05-30 07:06:12 +0000286#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200287#define CONFIG_SYS_PCI_CACHE_LINE_SIZE 0 /* to avoid problems with PNP */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100288#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200289#define CONFIG_SYS_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CONFIG_SYS_PCI_MEMBASE */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100290
291/* Board-specific PCI */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200292#define CONFIG_SYS_PCI_TARGET_INIT
293#define CONFIG_SYS_PCI_MASTER_INIT
Stefan Roese5d8033e2009-11-12 16:41:09 +0100294#define CONFIG_SYS_PCI_BOARD_FIXUP_IRQ
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100295
Matthias Fuchs24d094d2011-10-13 15:12:22 +0200296#define CONFIG_PCI_BOOTDELAY 0
297
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100298/* PCI identification */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200299#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
300#define CONFIG_SYS_PCI_SUBSYS_ID_NONMONARCH 0x0441 /* PCI Device ID: Non-Monarch */
301#define CONFIG_SYS_PCI_SUBSYS_ID_MONARCH 0x0440 /* PCI Device ID: Monarch */
Stefan Roese8e538be2009-11-12 12:00:49 +0100302/* for weak __pci_target_init() */
303#define CONFIG_SYS_PCI_SUBSYS_ID CONFIG_SYS_PCI_SUBSYS_ID_MONARCH
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200304#define CONFIG_SYS_PCI_CLASSCODE_NONMONARCH PCI_CLASS_PROCESSOR_POWERPC
305#define CONFIG_SYS_PCI_CLASSCODE_MONARCH PCI_CLASS_BRIDGE_HOST
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100306
307/*
308 * For booting Linux, the board info and command line data
309 * have to be in the first 8 MB of memory, since this is
310 * the maximum mapped by the Linux kernel during initialization.
311 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200312#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100313
314/*-----------------------------------------------------------------------
315 * FPGA stuff
316 *----------------------------------------------------------------------*/
317#define CONFIG_FPGA
318#define CONFIG_FPGA_XILINX
319#define CONFIG_FPGA_SPARTAN2
320#define CONFIG_FPGA_SPARTAN3
321
322#define CONFIG_FPGA_COUNT 2
323/*-----------------------------------------------------------------------
324 * External Bus Controller (EBC) Setup
325 *----------------------------------------------------------------------*/
326
327/*
328 * On Sequoia CS0 and CS3 are switched when configuring for NAND booting
329 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200330#define CONFIG_SYS_NAND_CS 2 /* NAND chip connected to CSx */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100331
332/* Memory Bank 0 (NOR-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200333#define CONFIG_SYS_EBC_PB0AP 0x03017200
334#define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_FLASH_BASE | 0xda000)
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100335
336/* Memory Bank 2 (NAND-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200337#define CONFIG_SYS_EBC_PB2AP 0x018003c0
338#define CONFIG_SYS_EBC_PB2CR (CONFIG_SYS_NAND_ADDR | 0x1c000)
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100339
Matthias Fuchsb8b5bb72008-10-28 13:36:58 +0100340/* Memory Bank 1 (RESET) initialization */
Wolfgang Denk55334c72008-12-16 01:02:17 +0100341#define CONFIG_SYS_EBC_PB1AP 0x7f817200 /* 0x03017200 */
Jean-Christophe PLAGNIOL-VILLARDf88438a2008-12-14 10:29:39 +0100342#define CONFIG_SYS_EBC_PB1CR (CONFIG_SYS_RESET_BASE | 0x1c000)
Matthias Fuchsb8b5bb72008-10-28 13:36:58 +0100343
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100344/* Memory Bank 4 (FPGA / 32Bit) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200345#define CONFIG_SYS_EBC_PB4AP 0x03840f40 /* BME=0,TWT=7,CSN=1,TH=7,RE=1,SOR=0,BEM=1 */
346#define CONFIG_SYS_EBC_PB4CR (CONFIG_SYS_FPGA_BASE0 | 0x1c000) /* BS=1M,BU=R/W,BW=32bit */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100347
348/* Memory Bank 5 (FPGA / 16Bit) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200349#define CONFIG_SYS_EBC_PB5AP 0x03840f40 /* BME=0,TWT=3,CSN=1,TH=0,RE=1,SOR=0,BEM=1 */
350#define CONFIG_SYS_EBC_PB5CR (CONFIG_SYS_FPGA_BASE1 | 0x1a000) /* BS=1M,BU=R/W,BW=16bit */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100351
352/*-----------------------------------------------------------------------
353 * NAND FLASH
354 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200355#define CONFIG_SYS_MAX_NAND_DEVICE 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200356#define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_ADDR + CONFIG_SYS_NAND_CS)
357#define CONFIG_SYS_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100358
Stefan Roesee2a1242f2008-01-17 07:50:17 +0100359#if defined(CONFIG_CMD_KGDB)
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100360#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100361#endif
362
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100363#endif /* __CONFIG_H */