blob: e89715c7e9f6090800d3da12d1038d9d975bfc86 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Hao Zhang5cf77352014-10-22 16:32:29 +03002/*
3 * K2L: Clock management APIs
4 *
5 * (C) Copyright 2012-2014
6 * Texas Instruments Incorporated, <www.ti.com>
Hao Zhang5cf77352014-10-22 16:32:29 +03007 */
8
9#ifndef __ASM_ARCH_CLOCK_K2L_H
10#define __ASM_ARCH_CLOCK_K2L_H
11
Hao Zhang5cf77352014-10-22 16:32:29 +030012#define PLLSET_CMD_LIST "<pa|arm|ddr3>"
13
14#define KS2_CLK1_6 sys_clk0_6_clk
15
Hao Zhang5cf77352014-10-22 16:32:29 +030016#define CORE_PLL_799 {CORE_PLL, 13, 1, 2}
17#define CORE_PLL_983 {CORE_PLL, 16, 1, 2}
Hao Zhangc13cbcf2014-10-22 16:32:33 +030018#define CORE_PLL_1000 {CORE_PLL, 114, 7, 2}
Hao Zhang5cf77352014-10-22 16:32:29 +030019#define CORE_PLL_1167 {CORE_PLL, 19, 1, 2}
Hao Zhangc13cbcf2014-10-22 16:32:33 +030020#define CORE_PLL_1198 {CORE_PLL, 39, 2, 2}
Hao Zhang5cf77352014-10-22 16:32:29 +030021#define CORE_PLL_1228 {CORE_PLL, 20, 1, 2}
22#define PASS_PLL_1228 {PASS_PLL, 20, 1, 2}
23#define PASS_PLL_983 {PASS_PLL, 16, 1, 2}
24#define PASS_PLL_1050 {PASS_PLL, 205, 12, 2}
25#define TETRIS_PLL_491 {TETRIS_PLL, 8, 1, 2}
26#define TETRIS_PLL_737 {TETRIS_PLL, 12, 1, 2}
27#define TETRIS_PLL_799 {TETRIS_PLL, 13, 1, 2}
28#define TETRIS_PLL_983 {TETRIS_PLL, 16, 1, 2}
Hao Zhangc13cbcf2014-10-22 16:32:33 +030029#define TETRIS_PLL_1000 {TETRIS_PLL, 114, 7, 2}
Hao Zhang5cf77352014-10-22 16:32:29 +030030#define TETRIS_PLL_1167 {TETRIS_PLL, 19, 1, 2}
Hao Zhangc13cbcf2014-10-22 16:32:33 +030031#define TETRIS_PLL_1198 {TETRIS_PLL, 39, 2, 2}
Hao Zhang5cf77352014-10-22 16:32:29 +030032#define TETRIS_PLL_1228 {TETRIS_PLL, 20, 1, 2}
Hao Zhangc13cbcf2014-10-22 16:32:33 +030033#define TETRIS_PLL_1352 {TETRIS_PLL, 22, 1, 2}
34#define TETRIS_PLL_1401 {TETRIS_PLL, 114, 5, 2}
Hao Zhang5cf77352014-10-22 16:32:29 +030035#define DDR3_PLL_200 {DDR3_PLL, 4, 1, 2}
36#define DDR3_PLL_400 {DDR3_PLL, 16, 1, 4}
37#define DDR3_PLL_800 {DDR3_PLL, 16, 1, 2}
38#define DDR3_PLL_333 {DDR3_PLL, 20, 1, 6}
39
Lokesh Vutla9da9afa2015-07-28 14:16:44 +053040/* k2l DEV supports 800, 1000, 1200 MHz */
41#define DEV_SUPPORTED_SPEEDS 0x383
Lokesh Vutlab4a96bd2015-08-17 19:58:34 +053042/* k2l ARM supportd 800, 1000, 1200, 1350, 1400 MHz */
43#define ARM_SUPPORTED_SPEEDS 0x3ef
Lokesh Vutla9da9afa2015-07-28 14:16:44 +053044
Hao Zhang5cf77352014-10-22 16:32:29 +030045#endif